* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
Download Differential and Multistage Amplifiers
Electronic engineering wikipedia , lookup
Scattering parameters wikipedia , lookup
Stray voltage wikipedia , lookup
Voltage optimisation wikipedia , lookup
Ground loop (electricity) wikipedia , lookup
Current source wikipedia , lookup
Buck converter wikipedia , lookup
Flexible electronics wikipedia , lookup
Two-port network wikipedia , lookup
Alternating current wikipedia , lookup
Switched-mode power supply wikipedia , lookup
Power MOSFET wikipedia , lookup
Mains electricity wikipedia , lookup
Resistive opto-isolator wikipedia , lookup
Chapter #8: Differential and Multistage Amplifiers from Microelectronic Circuits Text by Sedra and Smith Oxford Publishing Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Introduction IN THIS CHAPTER YOU WILL LEARN: The essence of the operation of the MOS and the bipolar differential amplifiers: how they reject common-mode noise or interference and amplify differential signals. The analysis and design of MOS and BJT differential amplifiers. Differential amplifier circuits of varying complexity; utilizing passive resistive loads, current-source loads, and cascodes the building blocks studied in Chapter 7. An ingenious and highly popular differential-amplifier circuit that utilizes a current-mirror load. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Introduction IN THIS CHAPTER YOU WILL LEARN: The structure, analysis, and design of amplifiers composed of two or more stages in cascade. Two practical examples are studied in detail: a two-stage CMOS op-amp and four-stage bipolar op-amp. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Introduction The differential-pair of differential-amplifier configuration is widely used in IC circuit design. One example is input stage of op-amp. Another example is emitter-coupled logic (ECL). Technology was invented in 1940’s for use in vacuum tubes – the basic differential-amplifier configuration was later implemented with discrete bipolar transistors. However, the configuration became most useful with invention of modern transistor / MOS technologies. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.1. The MOS Differential Pair Figure 8.1: MOS differential-pair configuration. Two matched transistors (Q1 and Q2) joined and biased by a constant current source I. FET’s should not enter triode region of operation. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.1. The MOS Differential Pair Figure 8.1: The basic MOS differential-pair configuration. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.1.1. Operation with a Common-Mode Input Voltage Consider case when two gate terminals are joined together. Connected to a common-mode voltage (VCM). vG1 = vG2 = VCM Q1 and Q2 are matched. Current I will divide equally between the two transistors. ID1 = ID2 = I/2, VS = VCM – VGS where VGS is the gate-to-source voltage. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.1.1. Operation with a Common-Mode Input Voltage Equations (8.2) through (8.8) describe this system, if channellength modulation is neglected. Note specification of input common-mode range (VCM). Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) I 1 W 2 (8.2) kn VGS Vt 2 2 L (8.3) VOV VGS Vt I 1 W 2 (8.4) kn VOV 2 2 L I W (8.5) VOV kn L (8.6) vD1 vD2 I VDD RD 2 I (8.7) max VCM Vt VDD RD 2 (8.8) min VCM VSS VCS Vt VOV 8.1.2. Operation with a Differential Input Voltage If vid is applied to Q1 and Q2 is grounded, following conditions apply: vid = vGS1 – vGS2 > 0 iD1 > iD2 The opposite applies if Q2 is grounded etc. The differential pair responds to a difference-mode or differential input signals. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.1.2. Operation with a Differential Input Voltage 1 W 2 (8.9) I kn vGS 1 Vt 2 L (8.9) vGS 1 Vt 2I / kn W / L (8.9) vGS 1 Vt 2VOV (8.10) max vid VGS 1 v S (8.10) max vid 2VOV Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Figure 8.4: The MOS differential pair with a differential input signal vid applied. 8.1.2. Operation with a Differential Input Voltage Two input terminals connected to a suitable dc voltage VCM. Bias current I of a “perfectly” symmetrical differential pair divides equally. Zero voltage differential between the two drains (collectors). To steer the current completely to one side of the pair, a difference input voltage vid of at least 21/2VOV (4VT for bipolar) is needed. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.1.3. Large-Signal Operation Objective is to derive expressions for drain current iD1 and iD2 in terms of differential signal vid = vG1 – vG2. Assumptions: Perfectly Matched Channel-length Modulation is Neglected Load Independence Saturation Region Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.1.3. Large-Signal Operation step #1: Expression drain currents for Q1 and Q2. step #2: Take the square roots of both sides of both (8.11) and (8.12) step #3: Subtract (8.14) from (8.15) and perform appropriate substitution. step #4: Note the constantcurrent bias constraint. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 1 W 2 (8.11) iD1 kn vGS 1 Vt 2 L 1 W 2 (8.12) iD2 kn vGS 2 Vt 2 L (8.13) iD1 1 W kn vGS 1 Vt 2 L 1 W (8.14) iD2 kn vGS 2 Vt 2 L (8.15) vGS 1 vGS 2 vG 1 vG 2 vid 8.1.3. Large-Signal Operation step #5: Simplify (8.15). step #6: Incorporate the constant-current bias. step #7: Solve (8.16) and (8.17) for the two unknowns – iD1 and iD2. Refer to (8.23) and (8.24). (8.17) iD1 iD2 I 1 W (8.17) 2 iD1 iD2 I kn vid2 2 L I I (8.23) iD1 2 VOV I I (8.24) iD2 2 VOV Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) vid vid /2 1 2 VOV 2 vid vid /2 1 2 V OV 2 8.1.3. Large-Signal Operation Figure 8.6: Normalized plots of the currents in a MOSFET differential pair. Note that VOV is the overdrive voltage at which Q1 and Q2 operate when conducting drain currents equal to I/2, the equilibrium situation. Note that these graphs are Oxford University Publishing and apply to any MOS differential pair Microelectronic Circuits by Adel S.universal Sedra and Kenneth C. Smith (0195323033) 8.1.3. Large-Signal Operation Transfer characteristics of (8.23) and (8.24) are nonlinear. Linear amplification is desirable and vid will be as small as possible. For a given value of VOV, the only option is to keep vid/2 much smaller than VOV. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) small-signal approximation I I (8.25) iD1 2 VOV (8.26) iD 2 vid 2 I I vid 2 VOV 2 I (8.27) id VOV vid 2 8.1.3. Large-Signal Operation Figure 8.7: The linear range of operation of the MOS differential pair can be extended Oxford University Publishing byS. Sedra operating at a higher value of VOV . Microelectronic Circuits by Adel and Kenneth C.the Smith transistor (0195323033) 8.2. Small-Signal Operation of the MOS Differential Pair Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.2.1. Differential Gain Two reasons single-ended amplifiers are preferable: Insensitive to interference. Do not need bypass coupling capacitors. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 1 (8.28) vG1 VCM vid 2 1 (8.29) vG 2 VCM vid 2 2ID 2(I /2) I (8.30) gm VOV VOV VOV vid (8.31) vo1 gm RD 2 vid (8.32) vo2 gm RD 2 vod (8.35) Ad gm RD vid 8.2.1. Differential Gain For MOS pair, each device operates with drain current I/2 and corresponding overdrive voltage (VOV). a=1 MOS: gm = I/VOV BJT: gm = aI/2VT MOS: ro = |VA|/(I/2). Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 1 (8.28) vG1 VCM vid 2 1 (8.29) vG 2 VCM vid 2 2ID 2(I /2) I (8.30) gm VOV VOV VOV vid (8.31) vo1 gm RD 2 vid (8.32) vo2 gm RD 2 vod (8.35) Ad gm RD vid 8.2.1. Differential Gain vi1 = VCM + vid/2 and vi2 = VCM – vid/2 causes a virtual signal ground to appear on the common-source (common-emitter) connection Current in Q1 increases by gmvid/2 and the current in Q2 decreases by gmvid/2. Voltage signals of gm(RD||ro)vid/2 develop at the two drains (collectors, with RD replaced by RC). Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.2.2. The Differential Half-Circuit Figure 8.9 (right): The equivalent differential halfcircuit of the differential amplifier of Figure 8.8. Here Q1 is biased at I/2 and is operating at VOV. This circuit may be used to determine the differential voltage gain of the differential amplifier Ad = vod/vid. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.2.3. The Differential Amplifier with CurrentSource Loads To obtain higher gain, the passive resistances (RD) can be replaced with current sources. Ad = gm1(ro1||ro3) Figure 8.11: (a) Differential amplifier with current-source loads formed by Q3 and Q4. (b) Differential half-circuit of the amplifier in (a). Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.2.4. Cascode Differential Amplifier Gain can be increased via cascode configuration – discussed in Section 7.3. Ad = gm1(Ron||Rop) Ron = (gm3ro3)ro1 Rop = (gm5ro5)ro7 Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Figure 8.12: (a) Cascode differential amplifier; and (b) its differential half circuit. 8.2.5. Common-Mode Gain and Common-Mode Rejection ratio (CMRR) Equation (8.43) describes effect of common-mode signal (vicm) on vo1 and vo2. i (8.41) vicm 2iRSS gm vicm (8.42) i 1/ gm 2RSS RD (8.43) vo1 vo2 vicm 1/ gm 2RSS vicm RD (8.44) vo1 vo2 2RSS (8.45) vod vo2 vo1 0 Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.2.5. Common-Mode Gain R and Common-Mode (8.46) vo1 D vicm 2RSS Rejection ratio (CMRR) RD 's are mismatched When the output is taken single-ended, magnitude of common-mode gain is defined in (8.46) and (8.47). Taking the output differentially results in the perfectly matched case, in zero Acm (infinite CMRR). RD RD (8.47) vo2 vicm 2RSS RD vicm 2RSS (8.48) vod vo2 vo1 vod RD RD RD (8.49) Acm vicm 2RSS 2RSS RD (8.50) CMRR Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Ad Acm 8.2.5. Common-Mode Gain R and Common-Mode (8.46) vo1 D vicm 2RSS Rejection ratio (CMRR) RD 's are mismatched Mismatches between the two sides of the pair make Acm finite even when the output is taken differentially. This is illustrated in (8.49). Corresponding expressions apply for the bipolar pair. RD RD (8.47) vo2 vicm 2RSS RD vicm 2RSS (8.48) vod vo2 vo1 vod RD RD RD (8.49) Acm vicm 2RSS 2RSS RD (8.50) CMRR Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Ad Acm 8.3. The BJT Differential Pair Figure 8.15 shows the basic BJT differential-pair configuration. It is similar to the MOSFET circuit – composed of two matched transistors biased by a constant-current source – and is modeled by many similar expressions. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Figure 8.15: The basic BJT differentialpair configuration. 8.3.1. Basic Operation To see how the BJT differential pair works, consider the first case of the two bases joined together and connected to a common-mode voltage VCM. Illustrated in Figure 8.16. Since Q1 and Q2 are matched, and assuming an ideal bias current I with infinite output resistance, this current will flow equally through both Oxford University Publishing transistors. Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Figure 8.16: Different modes of operation of the BJT differential pair: (a) the differential pair with a common-mode input voltage VCM; (b) the differential pair with a “large” differential input signal; (c) the differential pair with a large differential input signal of polarity opposite to that in (b); (d) the differential pair with a small differential input signal vi. Note that we have assumed the bias current source I to be ideal. 8.3.1. Basic Operation Figure 8.16: Different modes of operation of the BJT differential pair: (a) the differential pair with a common-mode To see howinput the BJT differential voltage pair consider VCM ; (b)works, the differential pairthe first with “large” casea of the differential two bases joined input signal; the together and(c)connected to a differential pair with a large common-mode voltage VCM. differential input signal of Illustrated inthat Figure polarity opposite to in 8.16. (d) the pair (b); Since Q1differential and Q2 are matched, with a small differential input andvassuming signal .i Note that an we ideal have bias currentthe I with assumed bias infinite current output resistance, this current will source I to be ideal. flow equally through both Oxford University Publishing transistors. Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) 8.3.2. Input CommonMode Range Refer to the circuit in Figure 8.16(a). The allowable range of VCM is determined at the upper end by Q1 and Q2 leaving the active mode and entering saturation. Equations (8.66) and (8.67) define the minimum and maximum common-mode input voltages. I (8.66) max VCM VC 0.4 VCC a RC 0.4 2 (8.67) min VCM VEE VCS VBE Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Summary The differential-pair or differential-amplifier configuration is most widely used building block in analog IC designs. The input stage of every op-amp is a differential amplifier. There are two reasons for preferring differential to single-ended amplifiers: 1) differential amplifiers are insensitive to interference and 2) they do not need bypass and coupling capacitors. For a MOS (bipolar) pair biased by a current source I, each device operates at a drain (collector, assuming a = 1) current of I/2 and a corresponding overdrive voltage VOV (no analog in bipolar). Each device has gm=1/VOV (aI/2VT for bipolar). Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Summary With the two input terminals connected to a suitable dc voltage VCM, the bias current I of a perfectly symmetrical differential pair divides equally between the two transistors of the pair, resulting in zero voltage difference between the two drains (collectors). To steer the current completely to one side of the pair, a difference input voltage vid of at least 21/2VOV is needed. Superimposing a differential input signal vid on the dc commonmode input voltage VCM such that vI1 = VCM + vid/2 and vI2 = VCM – vid/2 causes a virtual signal ground to appear on the commonsource (common-emitter) connection. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Summary The analysis of a differential amplifier to determine differential gain, differential input resistance, frequency response of differential gain, and so on is facilitated by employing the differential half-circuit which is a common-source (commonemitter) transistor biased at I/2. An input common-mode signal vicm gives rise to drain (collector) voltage signals that are ideally equal and given by –vicm(RD/2RSS)[vicm(RC/2REE) for the bipolar pair], where RSS (REE) is the output resistance of the current source that supplies the bias current I. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033) Summary While the input differential resistance Rid of the MOS pair is infinite, that for the bipolar pair is only 2rp but can be increased to 2(b+1)(re+Re) by including resistances Re in the two emitters. The latter action, however, lowers Ad. Mismatches between the two sides of a differential pair result in a differential dc output voltage (Vo) even when the two input terminals are tied together and connected to a dc voltage VCM. This signifies the presence of an input offset voltage VOS = VO/Ad. In a MOS pair, there are three main sources for VOS. Two exist for the bipolar pair. Oxford University Publishing Microelectronic Circuits by Adel S. Sedra and Kenneth C. Smith (0195323033)