* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
Download High-Voltage (100V), High-Current
Immunity-aware programming wikipedia , lookup
Power engineering wikipedia , lookup
Audio power wikipedia , lookup
Control system wikipedia , lookup
Electrical ballast wikipedia , lookup
Negative feedback wikipedia , lookup
Electrical substation wikipedia , lookup
Pulse-width modulation wikipedia , lookup
Three-phase electric power wikipedia , lookup
History of electric power transmission wikipedia , lookup
Power inverter wikipedia , lookup
Variable-frequency drive wikipedia , lookup
Thermal copper pillar bump wikipedia , lookup
Distribution management system wikipedia , lookup
Current source wikipedia , lookup
Thermal runaway wikipedia , lookup
Stray voltage wikipedia , lookup
Two-port network wikipedia , lookup
Surge protector wikipedia , lookup
Power MOSFET wikipedia , lookup
Schmitt trigger wikipedia , lookup
Voltage regulator wikipedia , lookup
Alternating current wikipedia , lookup
Resistive opto-isolator wikipedia , lookup
Voltage optimisation wikipedia , lookup
Power electronics wikipedia , lookup
Buck converter wikipedia , lookup
Mains electricity wikipedia , lookup
Switched-mode power supply wikipedia , lookup
Sample & Buy Product Folder Technical Documents Support & Community Tools & Software Reference Design OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 OPA454 High-Voltage (100-V), High-Current (50-mA) Operational Amplifiers, G = 1 Stable 1 Features 3 Description • The OPA454 device is a low-cost operational amplifier with high voltage (100 V) and relatively high current drive (50 mA). It is unity-gain stable and has a gain-bandwidth product of 2.5 MHz. 1 • • • • • Wide Power-Supply Range: ±5 V (10 V) to ±50 V (100 V) High-Output Load Drive: IO > ±50 mA Wide Output Voltage Swing: 1 V to Rails Independent Output Disable or Shutdown Wide Temperature Range: –40°C to +85°C 8-Pin SO Package 2 Applications • • • • • • • • Test Equipment Avalanche Photodiode: High-V Current Sense Piezoelectric Cells Transducer Drivers Servo Drivers Audio Amplifiers High-Voltage Compliance Current Sources General High-Voltage Regulators and Power Simplified Pin Description The OPA454 is internally protected against overtemperature conditions and current overloads. It is fully specified to perform over a wide power-supply range of ±5 V to ±50 V or on a single supply of 10 V to 100 V. The status flag is an open-drain output that allows it to be easily referenced to standard lowvoltage logic circuitry. This high-voltage operational amplifier provides excellent accuracy, wide output swing, and is free from phase inversion problems that are often found in similar amplifiers. The output can be independently disabled using the Enable or Disable Pin that has its own common return pin to allow easy interface to low-voltage logic circuitry. This disable is accomplished without disturbing the input signal path, not only saving power but also protecting the load. Featured in a small exposed metal pad package, the OPA454 is easy to heatsink over the extended industrial temperature range, –40°C to +85°C. Status Flag Device Information(1) V+ PART NUMBER Enable/Disable (E/D) -IN OPA454 VO OPA454 PACKAGE SO PowerPAD™ (8) BODY SIZE (NOM) 4.89 mm × 3.90 mm (1) For all available packages, see the orderable addendum at the end of the data sheet. +IN Enable/Disable Common (E/D Com) V- 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Table of Contents 1 2 3 4 5 6 7 8 9 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Device Comparison Table..................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 3 4 7.1 7.2 7.3 7.4 7.5 7.6 4 4 4 4 5 7 Absolute Maximum Ratings ...................................... ESD Ratings ............................................................ Recommended Operating Conditions....................... Thermal Information .................................................. Electrical Characteristics: VS = ±50 V....................... Typical Characteristics .............................................. Parameter Measurement Information ................ 16 Detailed Description ............................................ 17 9.1 9.2 9.3 9.4 Overview ................................................................. Functional Block Diagram ....................................... Feature Description................................................. Device Functional Modes........................................ 17 17 18 21 10 Application and Implementation........................ 22 10.1 Applications Information........................................ 22 10.2 Typical Application ................................................ 24 10.3 System Examples ................................................. 27 11 Power Supply Recommendations ..................... 33 12 Layout................................................................... 33 12.1 12.2 12.3 12.4 12.5 Layout Guidelines ................................................. Layout Example .................................................... Thermal Protection................................................ Power Dissipation ................................................. Heatsinking ........................................................... 33 35 36 36 37 13 Device and Documentation Support ................. 38 13.1 13.2 13.3 13.4 13.5 13.6 Device Support .................................................... Documentation Support ....................................... Community Resources.......................................... Trademarks ........................................................... Electrostatic Discharge Caution ............................ Glossary ................................................................ 38 38 39 39 39 39 14 Mechanical, Packaging, and Orderable Information ........................................................... 39 4 Revision History Changes from Revision A (December 2008) to Revision B Page • Added Pin Functions table, ESD Ratings table, Recommended Operating Conditions table, Thermal Information table, Feature Description section, Device Functional Modes section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ................................................................................................. 1 • Changed OPA454 Related Products table to Device Comparison table ............................................................................... 3 • Deleted Ordering Information table ........................................................................................................................................ 3 • Corrected symbol error in Absolute Maximum Ratings table; changed operating temperature specification from TJ to TA ........................................................................................................................................................................................... 4 • Changed Figure 29 title from THD+N vs Temperature to THD+N vs Frequency ................................................................ 10 • Changed Figure 30 title from THD+N vs Temperature to THD+N vs Frequency ................................................................ 10 Changes from Original (December 2007) to Revision A Page • Deleted DDA Package from title of Figure 13 ........................................................................................................................ 9 • Deleted DDA Package from title of Figure 14 ........................................................................................................................ 9 • Corrected mislabeled y-axis in Figure 42 ............................................................................................................................. 12 • Corrected mislabeled y-axis in Figure 43 ............................................................................................................................. 13 • Corrected mislabeled y-axis in Figure 44 ............................................................................................................................. 13 • Changed statement about thermal shutdown cycling qualification studies from 400 hours to 1000 hours in Current Limit section.......................................................................................................................................................................... 21 • Deleted Top-Side PowerPAD Package section.................................................................................................................... 33 • Added alternate units (.013 in, or 0.3302 mm) for measurement of recommended through-hole diameter to PowerPAD Layout Guidelines description............................................................................................................................ 34 2 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 5 Device Comparison Table PRODUCT OPA445 (1) DESCRIPTION (1) 80 V, 15 mA OPA452 80 V, 50 mA OPA547 60 V, 750 mA OPA548 60 V, 3 A OPA549 60 V, 9 A OPA551 60 V, 200 mA OPA567 5 V, 2 A OPA569 5 V, 2.4 A The OPA445 is pin-compatible with the OPA454, except in applications using the offset trim, and NC pins other than open. 6 Pin Configuration and Functions DDA PACKAGE 8-Pin SO PowerPAD Top View E/D Com (Enable/Disable Common) 1 8 E/D (Enable/Disable) 7 V+ 6 OUT 5 Status Flag (1) (1) -IN 2 +IN 3 V- 4 PowerPAD Heat Sink (Located on bottom side) PowerPAD is internally connected to V–. Soldering the PowerPAD to the printed-circuit board (PCB) is always required, even with applications that have low power dissipation. Pin Functions PIN NAME NO. I/O DESCRIPTION E/D (Enable/Disable) 8 I Enable/Disable E/D Com 1 I Enable/Disable common –IN 2 I Inverting input +IN 3 I Noninverting input OUT 6 O Output Status Flag 5 O The Status Flag is an open-drain active-low output referenced to E/D Com. This pin goes active for either an overcurrent or overtemperature condition. V– 4 — Negative (lowest) power supply V+ 7 — Positive (highest) power supply Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 3 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com 7 Specifications 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) MIN MAX UNIT 120 V (V+) + 0.3 V Supply voltage, VS = (V+) – (V–) Voltage Signal input pin Current (2) (V–) – 0.3 E/D to E/D Com 5.5 V Signal input pin (2) ±10 mA Output short circuit (3) Continuous Operating, TA Temperature –55 Junction, TJ Storage, Tstg (1) (2) (3) –55 125 °C 150 °C 125 °C Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails must be current-limited to 10 mA or less. Short-circuit to ground. 7.2 ESD Ratings VALUE V(ESD) (1) (2) Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) ±4000 Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) ±500 Machine model (MM) ±150 UNIT V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) MIN Supply voltage, VS = (V+) – (V–) TA Operating temperature NOM MAX UNIT 10 (±5) 100 (±50) V –55 125 °C 7.4 Thermal Information OPA454 THERMAL METRIC (1) DDA (SO) UNIT 8 PINS RθJA Junction-to-ambient thermal resistance RθJC(top) Junction-to-case (top) thermal resistance RθJB Junction-to-board thermal resistance ψJT Junction-to-top characterization parameter 5.6 °C/W ψJB Junction-to-board characterization parameter 20.6 °C/W RθJC(bot) Junction-to-case (bottom) thermal resistance 2.5 °C/W (1) 4 40.6 °C/W 46 °C/W 20.7 °C/W For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 7.5 Electrical Characteristics: VS = ±50 V At TP (1) = 25°C, RL = 4.8 kΩ to mid-supply, VCM = VOUT = mid-supply, unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT OFFSET VOLTAGE VOS Input offset voltage IO = 0 mA ±0.2 ±4 mV dVOS/dT Input offset voltage vs temperature At TA = –40°C to +85°C ±1.6 ±10 µV/°C PSRR Input offset voltage vs power supply VS = ±4 V to ±60 V, VCM = 0 V 25 100 µV/V ±1.4 ±100 pA ±100 pA INPUT BIAS CURRENT At TP = 25°C IB Input bias current IOS Input offset current At TA = –40°C to +85°C See Typical Characteristics ±0.2 NOISE en Input voltage noise density in f = 10 Hz 300 nV/√Hz nV/√Hz f = 10 kHz 35 Input voltage noise f = 0.01 Hz to 10 Hz 15 µVPP Current noise density f = 1 kHz 40 fA/√Hz INPUT VOLTAGE RANGE VCM Common-mode voltage range CMRR Common-mode rejection Linear operation (V–) + 2.5 See Note (2) (V+) – 2.5 V VS = ±50 V, –25 V ≤ VCM ≤ 25 V 100 146 dB VS = ±50 V, –45 V ≤ VCM ≤ 45 V 100 147 dB At TA = –40°C to +85°C, VS = ±50 V, –25 V ≤ VCM ≤ 25 V 80 88 dB At TA = –40°C to +85°C, VS = ±50 V, –45 V ≤ VCM ≤ 45 V 72 82 dB INPUT IMPEDANCE 1013 || 10 Ω || pF 13 || 9 Ω || pF 130 dB 112 dB 115 dB 106 dB 102 dB At TA = –40°C to +85°C 84 dB Gain-bandwidth product Small-signal 2.5 MHz Slew rate G = ±1, VO = 80-V step, RL = 3.27 kΩ 13 V/µs 35 kHz 3 µs 10 µs Differential Common-mode 10 OPEN-LOOP GAIN (V–) + 1 V < VO < (V+) – 1 V, RL = 49 kΩ, IO = ±1 mA Open-loop voltage gain (3) AOL (V–) + 1 V < VO < (V+) – 2 V, RL = 4.8 kΩ, IO = ±10 mA (V–) + 2 V < VO < (V+) – 3 V, RL = 1880 Ω, IO = ±25 mA 100 At TA = –40°C to +85°C 100 At TA = –40°C to +85°C 80 FREQUENCY RESPONSE (4) GBW SR Full-power bandwidth (5) To ±0.1%, G = ±1, VO = 20-V step tS Settling time (6) To ±0.01%, G = ±5 or ±10, VO = 80-V step THD+N Total harmonic distortion + noise (7) VS = +40.6 V/–39.6 V, G = ±1, f = 1 kHz, VO = 77.2 VPP (1) (2) (3) (4) (5) (6) (7) 0.0008% TP is the temperature of the leadframe die pad (exposed thermal pad) of the PowerPAD package. Typical range is (V–) + 1.5 V to (V+) – 1.5 V. Measured using low-frequency (<10 Hz) ±49-V square wave. See typical characteristic curve, Current Limit vs Temperature (Figure 23). See Typical Characteristics curves. See typical characteristic curve, Maximum Output Voltage vs Frequency (Figure 11). See the Feature Description section, Settling Time. Supplies reduced to allow closer swing to rails due to test equipment limitations. See typical characteristic curves Total Harmonic Distortion + Noise vs Frequency (Figure 29 and Figure 30) for additional power levels. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 5 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Electrical Characteristics: VS = ±50 V (continued) At TP(1) = 25°C, RL = 4.8 kΩ to mid-supply, VCM = VOUT = mid-supply, unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT OUTPUT Voltage output swing from rail (8) VO Continuous current output, DC IO Maximum peak current output, current limit (3) CLOAD Capacitive load drive (4) RO Open-loop output impedance Output disabled RL = 49 kΩ, AOL ≥ 100 dB, IO = 1 mA (V–) + 1 (V+) – 1 V RL = 4.8 kΩ, AOL ≥ 100 dB, IO = 10 mA (V–) + 1 (V+) – 2 V RL = 1880 Ω, AOL ≥ 80 dB, IO = 26 mA (V–) + 2 (V+) – 3 V Depends on circuit conditions See Figure 5 At TA = –40°C to +85°C +120/–150 mA +140/–170 mA 200 pF Ω See Figure 4 Output capacitance 18 pF 150 fF Enable → Disable 6 µs Disable → Enable 4 µs Overcurrent delay (10) 15 µs Overcurrent recovery delay (10) 10 µs Alarm (Status Flag high) 150 °C Return to normal operation (Status Flag low) 130 °C Feedthrough capacitance (9) STATUS FLAG PIN (Referenced to E/D Com) Status Flag delay TJ Junction temperature Normal operation Output voltage (4) RL = 100 Ω during thermal overdrive, alarm E/D Com + 2 (V+) – 2.5 V V E/D (ENABLE/DISABLE) PIN E/D pin, referenced to E/D Com pin (11) (12) VSD High (output enabled) Pin open or forced high Low (output disabled) Pin forced low E/D Com + 2.5 E/D Com E/D Com + 5 E/D Com + 0.65 V V Output disable time 4 µs Output enable time 3 µs E/D COM PIN Voltage range (V–) (V+) – 5 V POWER SUPPLY VS Specified range ±50 Operating voltage range IQ ±5 V ±50 V Quiescent current IO = 0 mA 3.2 4 mA Quiescent current in Shutdown mode IO = 0 mA, VE/D = 0.65 V 150 210 µA TEMPERATURE RANGE TA (8) (9) (10) (11) (12) 6 Specified range –40 85 °C Operating range –55 125 °C See typical characteristic curve, Output Voltage Swing vs Output Current (Figure 10). Measured using Figure 56. See Typical Characteristics curves for current limit behavior. See typical characteristic curve, IENABLE vs VENABLE (Figure 45). High enables the outputs. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 7.6 Typical Characteristics At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. 70 65 140 120 100 Phase 80 60 40 20 0 0.1 1 10 60 55 50 CL = 100pF Gain RLOAD = 4.87kW CLOAD = 50pF VCM = 0V 100 1k 10k 100k 1M 40 -75 10M -50 Frequency (Hz) 0 -25 25 50 75 100 125 Exposed Thermal Pad Temperature (°C) Figure 1. Open-Loop Gain and Phase vs Frequency Figure 2. Phase Margin vs Temperature 1M Open-Loop Output Impedance (W) 3.8 3.6 3.4 Bandwidth (MHz) CL = 200pF 45 -20 3.2 VCM = 0V 3.0 2.8 VCM = 45V 2.6 VCM = -45V 2.4 2.2 CL = 30pF, 100pF, and 200pF 2.0 -75 100k 10k 1k 100 10 1 -50 -25 0 25 50 75 100 1 125 10 100 1k 10k 100k 1M 10M Frequency (Hz) Exposed Thermal Pad Temperature (°C) Figure 3. Unity-Gain Bandwidth vs Temperature Figure 4. Open-Loop Output Impedance vs Frequency 140 140 130 130 VS = ±50V 120 120 110 110 AOL (dB) AOL (dB) VCM = -45V VCM = 0V VCM = +45V CL = 30pF 160 Phase Margin (°) Open-Loop Gain, Phase (dB, °) 180 VS = ±15V 100 90 100 90 80 VS = ±4V 80 70 70 60 60 0 5 10 RLOAD = 48kW VOUT = ±49V (dc) IOUT = ±1mA 15 20 25 50 -75 RL = 4.8kW VOUT = +48V, -49V (dc) IOUT = +9.9mA to -10mA RL = 1.88kW VOUT = +47V, -48V (dc) IOUT = ±25mA -50 -25 0 25 RL = 900W VOUT = +45V, -47V (dc) IOUT = 50mA to -52mA 50 75 100 125 Exposed Thermal Pad Temperature (°C) Peak IL (mA) Figure 5. Open-Loop Gain vs Peak-Load Current Figure 6. Open-Loop Gain vs Temperature Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 7 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. 140 120 120 100 PSRR and CMRR (dB) PSRR CMRR (dB) 100 80 VCM = -45V 60 40 VCM = +45V 80 60 100 1k 10k 100k 1.3MHz, CMRR 20 0 10 100kHz, CMRR 40 20 1 1kHz, CMRR 10kHz, CMRR 1M VCM = +45V VCM = -45V 0 -75 10M -50 -25 0 25 50 75 100 125 Frequency (Hz) Exposed Thermal Pad Temperature (°C) Figure 7. Common-Mode Rejection Ratio vs Frequency Figure 8. Power-Supply and Common-Mode Rejection Ratio vs Temperature 140 50 120 49 100 48 VOUT (V) PSRR (dB) -55°C 80 60 47 +125°C -47 40 -48 20 -49 0 -50 +85°C +25°C -55°C 1 10 100 1k 10k 100k 1M 0 10 20 Frequency (Hz) Figure 9. Power-Supply Rejection Ratio vs Frequency 40 50 Figure 10. Output Voltage Swing vs Output Current (Measured When Status Flag Transitions From Low To High) 120 Average = 111mV Standard Deviation = 142mV VOUT = ±49V RL = 4.8kW IOUT = ±10mA 100 80 Population Output Voltage (VPP) 30 IOUT (mA) 60 40 20 0 0 50 100 150 200 250 300 -4000 -3000 -2000 -1000 Frequency (kHz) Figure 11. Maximum Output Voltage vs Frequency 8 0 1000 2000 3000 4000 Offset Voltage (mV) Submit Documentation Feedback Figure 12. DDA Package Offset Voltage Production Distribution Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. Average = 0.34mV/°C Standard Deviation = 0.44mV/°C 9 10 0 2.0 8 1.6 7 1.2 6 0.8 5 0.4 4 -0.4 3 Offset Voltage Drift (mV/°C) -0.8 2 -1.2 1 -1.6 0 -2.0 Population Population Average = 1.57mV/°C Standard Deviation = 0.84mV/°C Output Voltage Shift (mV/°C) Figure 13. Offset Voltage Drift Production Distribution Figure 14. Solder-Attached, VOS TC Shift 200 Average = 48mV/°C Standard Deviation = 28mV/°C Population Offset Voltage (mV) 150 100 VS = ±50V PowerPAD Attached 9in ´ 12in 0.062 Layer Metal PCB FR10 50 0 -50 -100 -200 1000 800 600 400 200 0 -200 -400 -600 -800 -1000 -150 100s/div Offset Voltage Shift (mV) Figure 16. Offset Voltage Warmup (60 Devices) Figure 15. DDA Package, Solder-Attached, VOS Shift 3.25 3.20 IQ (mA) Population 3.15 3.10 3.05 3.00 3.9 3.8 3.6 3.7 3.5 3.4 3.3 3.2 3.1 3.0 2.8 2.9 2.7 2.5 2.6 2.95 2.90 0 Quiescent Current (mA) 10 20 30 40 50 60 70 80 90 100 110 120 Total Supply Voltage (V) Figure 17. Quiescent Current Production Distribution Figure 18. Quiescent Current vs Supply Voltage Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 9 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. 4.0 200 5 Typical Units Shown 3.8 Shutdown Current (mA) 3.6 IQ (mA) 3.4 3.2 3.0 2.8 2.6 2.4 180 160 140 120 2.2 2.0 -75 -50 -25 0 25 50 75 100 100 -75 125 -50 Exposed Thermal Pad Temperature (°C) -25 0 25 50 75 100 125 Exposed Thermal Pad Temperature (°C) Figure 19. Quiescent Current vs Temperature Figure 20. Shutdown Current vs Temperature 100 20 15 10 10 IB (pA) IB (pA) 5 0 -5 1 Common-Mode Voltage Range -10 -15 0.1 -75 -50 -25 0 25 50 75 100 -20 -50 -40 -30 125 -20 -10 Exposed Thermal Pad Temperature (°C) 0 10 20 30 40 50 VCM (V) Figure 21. Input Bias Current vs Temperature Figure 22. Input Bias Current vs Common-Mode Voltage 8 200 7 RP = 20kW, IP = 5mA 180 6 VFLAG to V- ILIMIT (mA) Sourcing 160 140 5 4 RP = 50kW, IP = 2mA 3 RP = 100kW, IP = 100mA 2 120 100 -75 -50 -25 0 25 50 RP = 200kW, IP = 50mA 1 Sinking 75 100 125 0 -75 -50 -25 0 25 50 75 100 125 Exposed Thermal Pad Temperature (°C) Exposed Thermal Pad Temperature (°C) See Figure 72 in the System Examples section. Figure 23. Current Limit vs Temperature 10 Figure 24. Status Flag Voltage vs Temperature (E/D Com Connected To V–) Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. 2.0 16 SO-8 PowerPAD: TJ(max) = +125°C 15 14 Slew Rate (V/ms) Dissipation (W) 1.5 1.0 0.5 TJ (+125°C max) = TA + [(|VS| - |VO|) IO ´ qJA] qJA = +52°C/W, SO-8 PowerPAD (1in ´ 0.5in [25.4mm x 12.7mm] Heat-Spreader, 1oz Copper) TJ = +25°C + (1.93W ´ 52°C/W) = +125°C 0 -50 -25 0 25 50 13 12 11 G = +1 VS = ±45V VIN = 80V Step RLOAD = 4.8kW 10 9 75 100 8 -75 125 -50 -25 0 25 50 75 100 Exposed Thermal Pad Temperature (°C) Exposed Thermal Pad Temperature (°C) Figure 25. Maximum Power Dissipation vs Temperature With Minimum Attach Area Figure 26. Slew Rate vs Temperature 125 100 5mV/div Voltage Noise (nV/ÖHz) 1000 10 1 10 100 1k 10k 20s/div 100k Frequency (Hz) Figure 28. 0.01-Hz to 10-Hz Input Voltage Noise Figure 27. Input Voltage Noise Spectral Density THD + N (%) 0.035 0.0030 G = +10 RI = 4.75kW VPK = 38.6V 0.0025 0.030 0.025 VS = -55, +55 0.020 THD + N (%) 0.040 G = +1 RI = 4.75kW VPK = 38.6V VS = +41.6, -40.6 0.0020 0.0015 VS = +40.6, -39.6 0.0010 VS = -49, +50 0.0005 0.015 0 0.010 10 100 1k 10k 100k 10 100 1k 10k 100k Frequency (Hz) Frequency (Hz) Figure 29. Total Harmonic Distortion + Noise vs Frequency Figure 30. Total Harmonic Distortion + Noise vs Frequency Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 11 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. VIN VIN G = +1 TC = +105°C CLOAD = 50pF VCM = +30V RF = 10kW 500mV/div 500mV/div G = +1 TC = +60°C CLOAD = 50pF VCM = +30V RF = 10kW VOUT VOUT Time (1ms/div) Time (1ms/div) Figure 31. Large-Signal Step Response Figure 32. Large-Signal Step Response TC = +125°C TC = -55°C 50mV VIN (200mV/div) VOUT (400mV/div) TC = +25°C G = +2 TC = +100°C CLOAD = 100pF VCM = +40V RF = 10kW VIN VOUT G = +1 CLOAD = 100pF VCM = 0V RF = 0W Time (2.5ms/div) Time (500ns/div) Figure 33. Large-Signal Step Response Figure 34. Small-Signal Step Response 180 2.0 G = +1 1.5 G = +2 140 Peaking (%) VOUT (V) 1.0 0.5 0 -0.5 -2.0 TC = -55°C TC = +25°C 120 TC = +85°C 100 TC = +125°C 80 60 40 -1.0 -1.5 RF = 0W RF = 10kW 160 RF = 10kW CLOAD = 100pF, 125°C VCM = +40V 20 0 0 1ms/div 100 200 300 400 500 CLOAD (pF) See Application section, Unity-Gain Noninverting Configuration. G = +1 VCM = 0 V Figure 35. Step Response 12 Figure 36. Gain Peaking vs CLOAD Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. 10 30 CF = 0pF CF = 2.5pF CF = 5pF 25 TC = -55°C TC = +25°C 15 TC = +125°C 10 CL = 100pF 4 Gain (dB) TC = +85°C 2 0 5 -2 0 -4 -5 -6 0 100 200 300 400 RF = 10kW, CF = 50pF RF = 0W 10k 500 G = +2 CL = 50pF 100k 1M 10M Frequency (Hz) CLOAD (pF) RF = 10 kΩ See Application section Unity-Gain Noninverting Configuration. VCM = 0 V Figure 38. Gain of +1 vs Frequency Figure 37. Gain Peaking vs CLOAD 10 CL = 200pF 6 20 Peaking (%) TA = +25°C 8 0.08 20 TA = +25°C CL = 500pF 8 0.06 15 0.02 5 VIN (V) 4 Gain (dB) 0.04 10 6 CL = 50pF 2 V2 (Noninverting) 0 0 -0.02 -5 0 -2 -4 -0.04 -10 CF = 0pF CF = 2.5pF CF = 5pF VIN -0.06 -15 -20 -0.08 -6 Time (1ms/div) 10k 100k 1M 10M See the Settling Time section. The grid for voltage at V1 and V2 is scaled 20 mV or 0.1% per division. 20-V Step Gain = 1 RF = 10 kΩ Frequency (Hz) See Application section Unity-Gain Noninverting Configuration. Figure 39. Gain of +2 vs Frequency Figure 40. Settling Time, Positive Step 0.08 20 0.06 15 10 0.04 5 0.02 0 V2 (Noninverting) 0 -0.02 -5 -0.04 -10 V1 (Inverting) -0.06 -15 Voltage at V1 and V2 (V) VIN VIN (V) Voltage at V1 and V2 (V) V1 (Inverting) OUT 20V/div Status Flag 50V/div Enable 5V/div -0.08 -20 Time (1ms/div) Time (1ms/div) See the Settling Time section. The grid for voltage at V1 and V2 is scaled 20 mV or 0.1% per division. 20-V Step Gain = 1 RF = 10 kΩ Figure 41. Settling Time, Negative Step Figure 42. Enable Response Time Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 13 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. 20V/div OUT OUT 20V/div 50V/div 50V/div Status Flag Status Flag Enable 5V/div Enable 5V/div Time (1ms/div) Time (1ms/div) Figure 43. Disable Response Time Figure 44. Enable Response 1.00 10 0.95 -40°C 0.90 Threshold (V) IENABLE (mA) 0 -10 +25°C +85°C 0.85 0.80 -20 0.75 0.70 -75 -30 0 1 2 3 4 5 -50 0 25 50 75 100 125 Figure 46. Enable/Disable Threshold vs Temperature Figure 45. IENABLE vs VENABLE 60 200 60 150 VFLAG VFLAG 150 50 40 100 40 50 20 100 50 IOUT 30 0 20 -50 -50 10 -100 -100 0 0 IOUT (mA) 30 VFLAG (V) 50 IOUT (mA) VFLAG (V) -25 Temperature (°C) VENABLE (V) IOUT 10 0 -150 RP = 100kW RP = 100kW -10 -150 -10 -200 10ms/div 10ms/div The OPA454 was connected to sufficient heatsinking to prevent thermal shutdown. TP = 125°C The OPA454 was connected to sufficient heatsinking to prevent thermal shutdown. TP = 25°C Figure 47. ILIMIT Showing Flag Delay () 14 Submit Documentation Feedback Figure 48. ILIMIT Showing Flag Delay Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. 1.6 50 +125°C +85°C +25°C -55°C 1.4 100 1.2 50 IOUT OPA454 20 -50 10 -100 0 VOUT (V) 0 0.6 0.4 0.2 -150 0 -10 -200 -0.2 10ms/div 10ms/div The OPA454 was connected to sufficient heatsinking to prevent thermal shutdown. TP = –55°C Figure 50. Apply Load (25-mA Sink Response) Figure 49. ILIMIT Showing Flag Delay 0.2 0.2 0 -0.2 -0.4 -0.4 VOUT (V) 0 -0.2 -0.6 -0.8 +50V +125°C +85°C +25°C -55°C +50V 0.988VPP 0.01Hz - -1.4 -1.0 OPA454 -1.2 2Hz 2ms Pulse + -1.2 -0.8 -50V Mercury Wetted Relay -1.4 -1.6 OPA454 2Hz 2ms Pulse -50V Mercury Wetted Relay -1.6 10ms/div 10ms/div Figure 51. Remove Load (25-mA Sink Response) Figure 52. Apply Load (25-mA Source Response) 1.6 1.2 VOUT 20V/div - 0.6 V+ +50V 0.988VPP 0.01Hz OPA454 2Hz 2ms Pulse + 0.8 RL = 1.8kW +125°C +85°C +25°C -55°C 1.4 1.0 +125°C +85°C +25°C -55°C - 0.988VPP 0.01Hz -1.0 -0.6 + VOUT (V) Mercury Wetted Relay 0.8 RP = 100kW VOUT (V) 2Hz 2ms Pulse -50V 1.0 30 IOUT (mA) VFLAG (V) 40 +50V 0.988VPP 0.01Hz - 150 VFLAG + 60 -50V Mercury Wetted Relay Flag 0 0.4 Delay in V- is due to test equipment. Power supplies may be applied in any sequence. 0.2 0 V- -0.2 10ms/div 20ms/div Figure 53. Remove Load (25-mA Source Response) Figure 54. Power On Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 15 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Typical Characteristics (continued) At TP = 25°C, VS = ±50 V, and RL = 4.8 kΩ connected to GND, unless otherwise noted. V+ RL = 1.8kW 20V/div VOUT Flag 0 V20ms/div Figure 55. Power Off 8 Parameter Measurement Information +50V E/D VOUT RL 50kW 100VPP 10kHz E/D Com -50V Figure 56. Feedthrough Capacitance Circuit 16 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 9 Detailed Description 9.1 Overview The OPA454 is a low-cost operational amplifier (op amp) with high voltage (100 V) and a relatively high current drive of 50 mA. This device is unity-gain stable and features a gain-bandwidth product of 2.5 MHz. The highvoltage OPA454 offers excellent accuracy, wide output swing, and has no phase inversion problems that are typically found in similar op amps. The device can be used in virtually any ±5-V to ±50-V op amp configuration, and is especially useful for supply voltages greater than 36 V. 9.2 Functional Block Diagram V+ V IN Differential Amplifier V+IN High Current Output Stage Voltage Amplifier VO Biasing Current Limiting Enable/Disable Status V E/D E/D STATUS COM Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 17 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com 9.3 Feature Description The OPA454 includes safety features on both the device input and output. On the input, protection is provided for a variety of fault conditions. On the output, current limiting and thermal protection are provided. Performance advantages include a ±50-mA output current capability along with the ability to swing to within 1 V of the supply rails. The Enable/Disable function provides the ability to turn off the output stage and reduce power consumption when not being used. The Status Flag indicates fault conditions and can be used in conjunction with the Enable/Disable function to implement fault control loops. 9.3.1 Input Protection The OPA454 has increased protection against damage caused by excessive voltage between op amp input pins or input pin voltages that exceed the power supplies; external series resistance is not needed for protection. Internal series JFETs limit input overload current to a non-destructive 4 mA, even with an input differential voltage as large as 120 V. Additionally, the OPA454 has dielectric isolation between devices and the substrate. Therefore, the amplifier is free from the limitations of junction isolation common to many IC fabrication processes. 9.3.2 Input Range The OPA454 is specified to give linear operation with input swing to within 2.5 V of either supply. Generally, a gain of +1 is the most demanding configuration. Figure 57 and Figure 58 show output behavior as the input swings to within 0 V of the rail, using the circuit shown in Figure 60. Figure 59 shows the behavior with an input signal that swings beyond the specified input range to within 1 V of the rail, also using the circuit in Figure 60. Notice that the beginning of the phase reversal effect may be reduced by inserting series resistance (RS) in the connection to the positive input. VOUT does not swing all the way to the opposite rail. 50.5 V+ -46.0 TA = +25°C VIN f = 1kHz VOUT R S = 0W -47.0 VOUT RS = 50kW Voltage (V) 49.5 Voltage (V) TA = +25°C -46.5 50.0 49.0 48.5 -47.5 VOUT RS = 50kW -48.0 -48.5 -49.0 48.0 VIN f = 1kHz -49.5 VOUT RS = 0W 47.5 -50.0 47.0 V- -50.5 0 20 40 60 80 100 0 20 40 Time (ms) 60 80 100 Time (ms) Figure 57. Output Voltage with Input Voltage up to V+ Figure 58. Output Voltage with Input Voltage Down to V– -46.0 TA = +25°C -46.5 Voltage (V) -47.0 -47.5 VOUT RS = 50kW -48.0 -48.5 -49.0 VOUT R S = 0W VIN f = 1kHz -49.5 -50.0 V- -50.5 0 20 40 60 80 100 Time (ms) Figure 59. Output Voltage with Input Voltage Down to (V–) + 1 V 18 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 RF 10kW V+ = +50V RS VOUT OPA454 RL 4.8kW V- = -50V VIN Figure 60. Input Range Test Circuit 9.3.3 Output Range The OPA454 is specified to swing to within 1 V of either supply rail with a 49-kΩ load while maintaining excellent linearity. Swing to the rail decreases with increasing output current. The OPA454 can swing to within 2 V of the negative rail and 3 V of the positive rail with a 1.88-kΩ load. The typical characteristic curve, Output Voltage Swing vs Output Current (Figure 10), shows this behavior in detail. 9.3.4 Open-Loop Gain Linearity Figure 61 shows the nonlinear relationship of AOL and output voltage. As Figure 61 shows, open-loop gain is lower with positive output voltage levels compared to negative voltage levels. Specifications in Electrical Characteristics: VS = ±50 V are based upon the average gain measured at both output extremes. |(VIN+) - (VIN-)| AOL is a Function of VOUT and ILOAD TP = +25°C RL = 1880W, 1mV/div RL = 900W, 2mV/div 74dB 106dB RL = 4.87kW, 200mV/div -50 -40 -30 -20 -10 89dB 0 10 20 30 40 50 Output Voltage (V) Figure 61. Differential Input Voltage (+IN to –IN) vs Output Voltage Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 19 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com 9.3.5 Settling Time The circuit in Figure 62 is used to measure the settling time response. The left half of the circuit is a standard, false-summing junction test circuit used for settling time and open-loop gain measurement. R1 and R2 provide the gain and allow for measurement without connecting a scope probe directly to the summing junction, which can disturb proper op amp function by causing oscillation. The right half of the circuit looks at the combination of both inverting and noninverting responses. R5 and R6 remove the large step response. The remaining voltage at V2 shows the small-signal settling time that is centered on zero. This test circuit can be used for incoming inspection, real-time measurement, or in designing compensation circuits in system applications. Table 1 lists the settling time measurement circuit configuration shown in Figure 62 with different gain settings. Table 1. Settling Time Measurement Circuit Configuration Using Different Gain Settings for Figure 62 GAIN COMPONENT 1 5 10 R1 (Ω) 10 k 2k 1k R3 (Ω) 10 k 2k 1k R7 (Ω) 10 k 4k 9k R8 (Ω) ∞ 1k 1k VIN (VPP) 20 16 8 Inverting Response Measured Here, V1 R1 R2 10kW R3 R4 10kW -IN +IN Combination of Both Inverting and Noninverting Responses, V2 VOUT R5 10kW R6 10kW OPA454 A1 R7 VOUT A2 R8 -IN OPA454 +IN VIN Figure 62. Settling Time Test Measurement Circuit 20 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 9.3.6 ENABLE and E/D Com If left disconnected, E/D Com is pulled near V– (negative supply) by an internal 10-μA current source. When left floating, ENABLE is held approximately 2 V above E/D Com by an internal 1-μA source. Even though active operation of the OPA454 results when the ENABLE and E/D Com pins are not connected, a moderately fast, negative-going signal capacitively coupled to the ENABLE pin can overpower the 1-μA pullup current and cause device shutdown. This behavior can appear as an oscillation and is encountered first near extreme cold temperatures. If the enable function is not used, a conservative approach is to connect ENABLE through a 30-pF capacitor to a low impedance source. Another alternative is the connection of an external current source from V+ (positive supply) sufficient to hold the enable level above the shutdown threshold. Figure 63 shows a circuit that connects ENABLE and E/D Com. Choosing RP to be 1 MΩ with a +50-V positive power supply voltage results in IP = 50 μA. V+ (Positive Op Amp Supply) IP RP DVDD (Digital Supply) V+ 5V Logic E/D -IN VOUT OPA454 E/D Com +IN V- V(Negative Op Amp Supply) Figure 63. ENABLE and E/D Com 9.3.7 Current Limit Figure 23 and Figure 47 to Figure 49 show the current limit behavior of the OPA454. Current limiting is accomplished by internally limiting the drive to the output transistors. The output can supply the limited current continuously, unless the die temperature rises to 150°C, which initiates thermal shutdown. With adequate heatsinking, and use of the lowest possible supply voltage, the OPA454 can remain in current limit continuously without entering thermal shutdown. Although qualification studies have shown minimal parametric shifts induced by 1000 hours of thermal shutdown cycling, this mode of operation must be avoided to maximize reliability. It is always best to provide proper heatsinking (either by a physical plate or by airflow) to remain considerably below the thermal shutdown threshold. For longest operational life of the device, keep the junction temperature below 125°C. 9.4 Device Functional Modes A unique mode of the OPA454 is the output disable capability. This function conserves power during idle periods (quiescent current drops to approximately 150 µA). This disable is accomplished without disturbing the input signal path, not only saving power but also protecting the load. This feature makes disable useful for implementing external fault shutdown loops. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 21 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com 10 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 10.1 Applications Information The OPA454 is a high-voltage, high-current operational amplifier capable of operating with supply voltages as high as ±50 V, or as low as ±10 V. Its design and processing allows it to be used in applications where most operational amplifiers cannot be used because of high-voltage power supply conditions, or as a result of the need for very high-output voltage swing. The output is capable of swinging within a volt, to a few volts, of the supply rails depending on the output current, which can be as much as ±50 mA. In addition, the OPA454 features input overvoltage protection, built-in output current limiting, thermal protection, and an output enable/disable function. 10.1.1 Lowering Offset Voltage and Drift The OPA454 can be used with an OPA735 zero-drift series op amp to create a high-voltage op amp circuit that has very low input offset temperature drift. This circuit is shown in Figure 64. Low Offset, 5mV, Drift, 0.05mV/°C, Self-Zeroing Op Amp Gain 1st = 4.9V/V R1, 1st 10kW High-Voltage Op Amp Gain 2nd = 9.45V/V R1, 2nd 10kW R2, 1st 39.1kW R2, 2nd 84.5kW V+ 2nd Stage, +50V V+ 1st Stage, +5V VOUT 2nd Stage VOUT 1st Stage OPA454 A2, 2nd Stage OPA735 A1, 1st Stage VG = ±1V V1st Stage, -5V VOUT 1st Stage ±4.9V, Max RLOAD 10kW V2nd Stage, -50V VOUT 2nd Stage ±46V (92VPP), Max VINPUT = ±1VPP Figure 64. Two-Stage, High-Voltage Op Amp Circuit with Very Low Input Offset Temperature Drift 22 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Applications Information (continued) 10.1.2 Increasing Output Current The OPA454 drives an output current of a few milliamps to greater than 50 mA while maintaining good op amp performance. See Figure 6 for open-loop gain versus temperature at various output current levels. In applications where the 25-mA output current is not sufficient to drive the required load, the output current can be increased by connecting two or more OPA454s in parallel, as Figure 65 shows. Amplifier A1 is the master amplifier and may be configured in virtually any op amp circuit. Amplifier A2, the slave, is configured as a unitygain buffer. Alternatively, external output transistors can be used to boost output current. The circuit in Figure 66 is capable of supplying output currents up to 1 A, with the transistors shown. R1 R2 (1) MASTER A1 RS 10W OPA454 VIN (1) RS 10W A2 OPA454 RL SLAVE (1) RS resistors minimize the circulating current that always flows between the two devices because of VOS errors. Figure 65. Parallel Amplifiers Increase Output Current Capability R1 R2 +50V NPN TIP29C, MJL21194, MJE15003, MJL3281 CF (1) -IN V+ VOUT VIN +IN (2) R3 20W R4 0.2W (3) VO OPA454 V- R5 0.2W RL = VOUT - ILRL IL PNP TIP30C, MJL21193, MJE15004, MJL1302A -50V (1) Provides current limit for OPA454 and allows the amplifier to drive the load when the output is between +0.7 V and –0.7 V. (2) Op amp VOUT swings from +47 V to –48 V. (3) VO swings from +44.1 V to –45.1 V at IL = 1 A. Figure 66. External Output Transistors Boost Output Current Greater Than 1 A Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 23 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Applications Information (continued) 10.1.3 Unity-Gain Noninverting Configuration When in the noninverting unity-gain configuration, the OPA454 has more gain peaking with increasing positive common-mode voltage and increasing temperature. It has less gain peaking with more negative common-mode voltage. As with all op amps, gain peaking increases with increasing capacitive load. A resistor and small capacitor placed in the feedback path can reduce gain peaking and increase stability. 10.2 Typical Application Figure 67 shows the OPA454 in a typical noninverting application with output voltage boost. R10 10k -100 R7 100k Z2 1N5229B R6 1M E/D Status Flg V- -100 Vo2 C4 10n R11 100k _ V+ + E/D Com U2 OPA454 -100 R1 10k R2 190k R12 100k +V1 -V1 R5 100k R4 1M _ + V+ + Z1 1N5229B Status Flg E/D V- -V1 R3 3.75k E/D Com U3 OPA454 VG1 + VLoad - -V1 4.75 Vpk +V1 R13 10k +100 R9 100k Z3 1N5229B R8 1M E/D Status Flg V- R14 100k _ Vo1 E/D Com V+ + U1 OPA454 V2 100 -100 V1 100 +100 C5 10n R15 100k +100 Figure 67. OPA454 Noninverting, AV = 20 V/V, Output Voltage Boost 10.2.1 Design Requirements Figure 67 shows an output voltage boost circuit where three OPA454 op amps connected as shown can produce an output voltage swing as high as 195 VPP. The resulting output swing range is twice that attainable with a single OPA454 device operating from ±50-V supplies, and is useful in applications where an even higher output swing is required. A ±100-VDC power supply is required for this configuration. Three of the design goals for this circuit are: • A noninverting gain of 20 V/V (26 dB) • A peak output voltage approaching 97.5 V, while delivering a peak output current of approximately 24 mA • Correct biasing of the Enable/Disable (E/D), E/D Com, and Status flag pins 24 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Typical Application (continued) 10.2.2 Detailed Design Procedure U3 (an OPA454) is the only amplifier of the three devices in the application that is responsible for signal amplification. The other two op amps, U1 and U2, provide the positive and negative supply sources (respectively) for U3. The voltage gain of U3 is that of a traditional noninverting op amp amplifier. A simple relation involving U3 feedback (R2) and input (R1) resistors sets the closed-loop gain, AV. Equation 1 shows this calculation. V (R + R2) R2 AV = OUT = 1 =1+ VIN R1 R1 where • • • R1 = 10 kΩ R2 = 190 kΩ AV = 20 V/V (1) Applying this gain and a VPK of ±97.5 V, the maximum input voltage that may be applied without causing the output to clip is ±4.75 V. U1 and U2 are connected as unity-gain buffers. The purpose of this configuration is to track the U3 output voltage, and then adjust the voltage levels at the U3 V+ and V– pins so that 100 V is maintained across them. This input is accomplished by the U1 and U2 input connection to the U3 output voltage through the 100-kΩ voltage dividers formed by R11, R12, and R14, R15. For example, as the output of U3 moves more positive, the voltage on the U1 noninverting input moves up more closely to the +100-V supply level. Even though U2 provides the U1 V– supply, its output moves more positive as well. The result is that all the devices move together in unison up and down, while maintaining the 100-V difference between the V+ and V– pins for U3. Figure 68 shows how the U3 op amp output voltage VLOAD moves upward, becoming more positive, as the input voltage VG1 increases from –4.75 V to 4.75 V. Figure 68 also shows VO1 and VO2, the U1 and U2 (respectively) output voltages. The 100-V difference between the supply pins is evident in the graph. Notice how the U3 V+ pin (VO1) allows 100 V greater than its V– pin (VO2). 100 80 VO1 Output Voltage (V) 60 40 100 V 20 VLOAD 0 -20 100 V -40 VO2 -60 -80 -100 -5 -4 -3 -2 -1 0 1 2 3 4 5 VG1 Input Voltage (V) Figure 68. OPA454 Output Voltage Levels vs VS1 Input Voltage Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 25 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Typical Application (continued) Figure 69 shows the VLOAD output, a 195-VPP, 20-kHz sine wave, as developed across the 3.75-kΩ load resistor. The peak current provided by the OPA454 U3 output is 26 mA. U1 and U2 alternately source and sink the output current, in addition to the operating current required by U3. 100 75 V01 50 Voltage (V) VLOAD 25 0 -25 V02 -50 -75 -100 Time (20ms/div) Figure 69. Output Voltage Boost Develops 195-VPP VLOAD Across 3.75-kΩ Load Resistance The output voltage booster may be used in an inverting configuration also. This use is easily accomplished by applying the input signal to the input resistor R1 as seen in Figure 70. The noninverting input is grounded and the ratio of feedback resistor R2 to R1 is set to 20:1 to satisfy the inverting gain equation given in Equation 2. -V -R AV = OUT = 2 VIN R1 where • • • R1 = 10 kΩ R2 = 200 kΩ AV = –20 V/V (2) R1 10k R2 200k To Vo2 To U2 +IN +V1 VG1 + 4.75 Vpk -V1 R5 100k R4 1M _ Status Flg E/D V- + V+ +V1 R12 100k Z1 1N5229B -V1 E/D Com U3 OPA454 -V1 R3 3.75k + VLoad - R14 100k To U1 +IN To Vo1 Figure 70. OPA454 Output Boost Circuit Applied as an Inverting Amplifier 26 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Typical Application (continued) 10.2.3 Application Curve Figure 71 shows an example of the inverting output boost amplifier output waveforms obtained from a TINA-TI simulation. T 100 Voltage (V) 50 0 -50 VG1 VLOAD VO1 VO2 -100 0 25 50 Time (ms) 75 100 Figure 71. Voltage Levels in OPA454 Inverting Boost Amplifier Circuit from TINA-TI Simulation 10.3 System Examples 10.3.1 Basic Noninverting Amplifier Figure 72 shows the OPA454 connected as a basic noninverting amplifier. The OPA454 can be used in virtually any ±5-V to ±50-V op amp configuration. It is especially useful for supply voltages greater than 36 V. Power-supply terminals must be bypassed with 0.1-μF (or greater) capacitors, located near the power-supply pins. Be sure that the capacitors are appropriately rated for the power-supply voltage used. V+ IP 0.1mF V+ (1) RP R1 OPA454 VIN G = 1+ R2 R1 Status Flag V+ -IN +IN R2 VOUT VOUT E/D RL E/D Com V0.1mF V- (1) V- Pullup resistor with at least 10 μA (choose RP = 1 MΩ with V+ = 50 V for IP = 50 μA). Figure 72. Basic Noninverting Amplifier Configuration Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 27 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com System Examples (continued) 10.3.2 Programmable Voltage Source Figure 73 illustrates the OPA454 in a programmable voltage source. +95V 0.1mF 45.3kW 0-2mA DAC8811 or DAC7811 -IN +IN Protects DAC During Slewing V+ OPA454 VOUT = 0V to +91V V- RL 0.1mF -5V Figure 73. Programmable Voltage Source 10.3.3 Bridge Circuit Figure 74 shows the OPA454 in a bridge circuit. R1 1kW R3 10kW R2 9kW R4 10kW +50V +50V -IN VIN ±4V MASTER +IN Up To 195V V+ OPA454 V- VOUT A1 V+ VOUT (1) Piezo Crystal A2 OPA454 -IN +IN SLAVE V-50V -50V (1) For transducers with large capacitance, stabilization may become an issue. Be certain that the Master amplifier is stable before stabilizing the Slave amplifier. Figure 74. Bridge Circuit Doubles Voltage for Exciting Piezo Crystals 10.3.4 High-Compliance Voltage Current Sources This section describes four different applications using high-compliance voltage current sources with differential inputs. Figure 75 shows a high-voltage difference amplifier circuit. Figure 76 and Figure 78 illustrate the different applications. R1 25kW R2 25kW V1 OPA454 R3 25kW VOUT = V2 - V1 R4 25kW V2 Figure 75. High-Voltage Difference Amplifier 28 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 System Examples (continued) 25kW 25kW V1 OPA454 A1 25kW R 25kW V2 OPA454 A2 IO Load IO = (V2 - V1)/R Figure 76. Differential Input Voltage-to-Current Converter for Low IOUT A red light emitting diode (LED) was used to generate Figure 77. 14 6V 12 VOUT 8 6 VLED 0V VLED (V) VOUT (1V/div) 10 4 2 0 -2 -2V 5ms/div Figure 77. Avalanche Photodiode Circuit Gain of the avalanche photodiode (APD) is adjusted by changing the voltage across the APD. Gain starts to increase when reverse voltage is increased beyond 130 V for this APD diode. See Figure 78. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 29 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com System Examples (continued) R7 10kW R1 90kW +100V +100V R2 1kW V+ V+ OPA454 OPA454 A1 A2 R4 100kW +100V V- V- VOUT = 100 ´ RSENSE ´ ID V+ OPA454 + V1 Gain Adjust Voltage 2.5V to 9.5V RSENSE 100W V- +100V R3 1kW V+ OPA454 A4 VOUT +100V R8 198kW R9 4.9kW A3 V- R5 100kW LM4041D Adjusted for 2.0V 100W APD LED R10 3.1kW VLED -200V Example Circuit For Reverse Biasing APD (130V to 280V, max) Advanced Photonix, Inc. SD 036-70-62-531 Digi-Key SD 036-70-62-531 Figure 78. APD Gain Adjustment Using the OPA454, High-Voltage Op Amp 30 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 System Examples (continued) 10.3.5 High-Voltage Instrumentation Amplifier Figure 79 uses three OPA454s to create a high-voltage instrumentation amplifier. VCM ± VSIG must be between (V–) + 2.5 V and (V+) – 2.5 V. The maximum supply voltage equals ±50 V or 100 V total. V+ V1 OPA454 A1 R4 R5 VR2 V+ VSIG OPA454 (1) A3 R1 VOUT R2 VR6 V+ R7 OPA454 A2 VOUT = (1 + 2R2/R1) (V2 - V1) V2 VCM V- (1) The linear input range is limited by the output swing on the input amplifiers, A1 and A2. Figure 79. High-Voltage Instrumentation Amplifier Figure 80 uses three OPA454s to measure current in a high-side shunt application. VSUPPLY must be greater than VCM. VCM must be between (V–) + 2.5 V and (V+) – 2.5 V. Adhering to these restrictions keeps V1 and V2 within the voltage range required for linear operation of the OPA454. For example, if V+ = 50 V and V– = 50 V, then V1 = +47.5 V (maximum) and V2 = –47.5 V (minimum). The maximum supply voltage equals ±50 V, or 100 V total. RSHUNT V+ VSUPPLY Plus or Minus V1 Load OPA454 (1) A1 R4 VR2 R5 V+ OPA454 R1 A3 VOUT (2) R2 VR6 V+ R7 OPA454 (1) A2 V2 VOUT = (1 + 2R2/R1) (V2 - V1) V- (1) To increase the linear input voltage range, configure A1 and A2 as unity-gain followers. (2) The linear input range is limited by the output swing on the input amplifiers, A1 and A2. Figure 80. High-Voltage Instrumentation Amplifier for Measuring High-Side Shunt Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 31 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com System Examples (continued) Figure 81 shows an example circuit that uses the OPA454 in an output voltage boost configuration with six op amp output stages. +100V +100V 10kW 10kW +120V +120V 100kW 100kW V+ V+ OPA454 OPA454 A1 10kW A4 V- 190kW V100kW (+97V, -98V) 10kW 100kW RLOAD 7.5kW V+ 200kW V+ (-98V, +97V) OPA454 OPA454 A3 A6 VLOAD (±195V, 390VPP) V- V- 10kW 10kW VIN 100kW 100kW V+ V+ OPA454 OPA454 A2 A5 V- V100kW 100kW -100V -100V -100V -100V Figure 81. Output Voltage Boost with ±195 V (390 VPP) Across Bridge-Tied Load (Six Op Amps, see Figure 82 and Figure 83) 200 6 200 150 100 100 50 50 0 VIN -50 -100 -100 -150 -150 4 2 0 0 -50 VOUT VIN (V) 150 VOUT (V) VOUT (V) VLOAD -2 -4 -200 Time (10ms/div) Figure 82. 390 VPP Across 7.5-kΩ Load 20 kHz, Uses Six OPA454s, 100-V Supplies 32 -6 -200 Time (20ms/div) SR of 34 V/ms, which is significantly higher than the specified 13 V/ms due to tracking of the power-supply voltage Figure 83. 7.5-kΩ Load, G = +20, Six OPA454s, 100-V Supplies Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 11 Power Supply Recommendations The OPA454 may be operated from power supplies up to ±50 V or a total of 100 V with excellent performance. Most behavior remains unchanged throughout the full operating voltage range. Parameters that vary significantly with operating voltage are shown in Typical Characteristics. Some applications do not require equal positive and negative output voltage swing. Power-supply voltages do not need to be equal. The OPA454 can operate with as little as 10 V between the supplies and with up to 100 V between the supplies. For example, the positive supply could be set to 90 V with the negative supply at –10 V, or vice-versa (as long as the total is less than or equal to 100 V). 12 Layout 12.1 Layout Guidelines 12.1.1 Thermally-Enhanced PowerPAD Package The OPA454 comes in an 8-pin SO with PowerPAD version that provides an extremely low thermal resistance (θJC) path between the die and the exterior of the package. This package features an exposed thermal pad. This thermal pad has direct thermal contact with the die; thus, excellent thermal performance is achieved by providing a good thermal path away from the thermal pad. The OPA454 SO-8 PowerPAD is a standard-size SO-8 package constructed using a downset leadframe upon which the die is mounted, as Figure 84 shows. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package. The thermal pad on the bottom of the IC can then be soldered directly to the PCB, using the PCB as a heatsink. In addition, plated-through holes (vias) provide a low thermal resistance heat flow path to the back side of the PCB. This architecture enhances the OPA454 power dissipation capability significantly, eliminates the use of bulky heatsinks and slugs traditionally used in thermal packages, and allows the OPA454 to be easily mounted using standard PCB assembly techniques. NOTE Because the SO-8 PowerPAD is pin-compatible with standard SO-8 packages, the OPA454 is a drop-in replacement for operational amplifiers in existing sockets. Soldering the PowerPAD to the PCB is always required, even with applications that have low power dissipation. Soldering the device to the PCB provides the necessary thermal and mechanical connection between the leadframe die pad and the PCB. Leadframe (Copper Alloy) IC (Silicon) Mold Compound (Plastic) Die Attach (Epoxy) Leadframe Die Pad Exposed at Base of the Package (Copper Alloy) Figure 84. Cross-Section View of a PowerPAD Package Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 33 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com Layout Guidelines (continued) 12.1.2 PowerPAD Layout Guidelines The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat-dissipating device. Soldering the PowerPAD to the PCB is always required, even with applications that have low power dissipation. Follow these steps to attach the device to the PCB: 1. The PowerPAD must be connected to the most negative supply voltage on the device, V–. 2. Prepare the PCB with a top-side etch pattern. There must be etching for the leads as well as etch for the thermal pad. 3. Use of thermal vias improves heat dissipation, but are not required. The thermal pad can connect to the PCB using an area equal to the pad size with no vias, but externally connected to V–. 4. Place recommended holes in the area of the thermal pad. Recommended thermal land size and thermal via patterns for the SO-8 DDA package are shown in the thermal land pattern mechanical drawing appended at the end of this document. These holes must be 13 mils (.013 in, or 0.3302 mm) in diameter. Keep them small, so that solder wicking through the holes is not a problem during reflow. The minimum recommended number of holes for the SO-8 PowerPAD package is five. 5. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. These vias help dissipate the heat generated by the OPA454 IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered; thus, wicking is not a problem. 6. Connect all holes to the internal power plane of the correct voltage potential (V–). 7. When connecting these holes to the plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations, making the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the OPA454 PowerPAD package must make the connections to the internal plane with a complete connection around the entire circumference of the plated-through hole. 8. The top-side solder mask must leave the terminals of the package and the thermal pad area exposed. The bottom-side solder mask must cover the holes of the thermal pad area. This masking prevents solder from being pulled away from the thermal pad area during the reflow process. 9. Apply solder paste to the exposed thermal pad area and all of the IC terminals. 10. With these preparatory steps in place, the PowerPAD IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This preparation results in a properly installed part. For detailed information on the PowerPAD package, including thermal modeling considerations and repair procedures, see technical brief SLMA002 PowerPAD Thermally-Enhanced Package, available for download at www.ti.com. 34 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 12.2 Layout Example E/D Feedback Resistor Gain Resistor Bypass Capacitor E/D Com typically V or GND IN +IN E/D Com E/D IN V+ +IN OUT V Status V+ VOUT GND Bypass Capacitor V GND Figure 85. OPA454 Layout Example Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 35 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com 12.3 Thermal Protection Figure 86 shows the thermal shutdown behavior of a socketed OPA454 that internally dissipates 1 W. Unsoldered and in a socket, θJA of the DDA package is typically 128°C/W. With the socket at 25°C, the output stage temperature rises to the shutdown temperature of 150°C, which triggers automatic thermal shutdown of the device. The device remains in thermal shutdown (output is in a high-impedance state) until it cools to 130°C where it again is powered. This thermal protection hysteresis feature typically prevents the amplifier from leaving the safe operating area, even with a direct short from the output to ground or either supply. The rail-to-rail supply voltage at which catastrophic breakdown occurs is typically 135 V at 25°C. However, the absolute maximum specification is 120 V, and the OPA454 must not be allowed to exceed 120 V under any condition. Failure as a result of breakdown, caused by spiking currents into inductive loads (particularly with elevated supply voltage), is not prevented by the thermal protection architecture. 40 140 20 120 VOUT 80 -40 60 -60 40 -80 20 VFLAG RP 1MW -IN V+ V0 200 600 400 800 -20 1000 Flag VFLAG VOUT +IN OPA454 0 -100 -120 +50V +2.5V 10Hz Square Wave 100 -20 100kW VFLAG (V) VOUT (V) 0 10kW VOUT E/D Com 625W -50V (ms) Figure 86. Thermal Shutdown 12.4 Power Dissipation Power dissipation depends on power supply, signal, and load conditions. For DC signals, power dissipation is equal to the product of the output current times the voltage across the conducting output transistor, PD = IL (VS – VO). Power dissipation can be minimized by using the lowest possible power-supply voltage necessary to assure the required output voltage swing. For resistive loads, the maximum power dissipation occurs at a DC output voltage of one-half the power-supply voltage. Dissipation with AC signals is lower because the root-mean square (RMS) value determines heating. Application bulletin SBOA022 explains how to calculate or measure dissipation with unusual loads or signals. For constant current source circuits, maximum power dissipation occurs at the minimum output voltage, as Figure 87 shows. The OPA454 can supply output currents of 25 mA and larger. Supplying this amount of current presents no problem for some op amps operating from ±15-V supplies. However, with high supply voltages, internal power dissipation of the op amp can be quite high. Operation from a single power supply (or unbalanced power supplies) can produce even greater power dissipation because a large voltage is impressed across the conducting output transistor. Applications with high power dissipation may require a heatsink or a heat spreader. 36 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 Power Dissipation (continued) R1 100kW R2 10kW V1 +50V -IN +IN V+ OPA454 V- R3 100kW -50V VOUT R5 100W R4 9.9kW V2 IL RL IL = [(V2 - V1)/R5] (R2/R1) = (V2 - V1)/1kW Compliance Voltage Range = +47V, -48V NOTE: R1 = R3 and R2 = R4 + R5. Figure 87. Precision Voltage-to-Current Converter With Differential Inputs 12.5 Heatsinking Power dissipated in the OPA454 causes the junction temperature to rise. For reliable operation, junction temperature must be limited to 125°C, maximum. Maintaining a lower junction temperature always results in higher reliability. Some applications require a heatsink to assure that the maximum operating junction temperature is not exceeded. Junction temperature can be determined according to Equation 3: TJ = TA + PDqJA (3) Package thermal resistance, θJA, is affected by mounting techniques and environments. Poor air circulation and use of sockets can significantly increase thermal resistance to the ambient environment. Many op amps placed closely together also increase the surrounding temperature. Best thermal performance is achieved by soldering the op amp onto a circuit board with wide printed circuit traces to allow greater conduction through the op amp leads. Increasing circuit board copper area to approximately 0.5 in2 decreases thermal resistance; however, minimal improvement occurs beyond 0.5 in2, as shown in Figure 88. For additional information on determining heatsink requirements, consult Application Bulletin SBOA021 (available for download at www.ti.com). Thermal Resistance, qJA (°C/W) 60 50 40 30 20 10 0 0 0.5 1.0 1.5 2.0 2.5 3.0 2 Copper Area (inches ), 2 oz Figure 88. Thermal Resistance vs Circuit Board Copper Area Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 37 OPA454 SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 www.ti.com 13 Device and Documentation Support 13.1 Device Support 13.1.1 Development Support 13.1.1.1 TINA-TI™ (Free Software Download) TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI™ is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities. Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool. NOTE These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder. 13.1.1.2 TI Precision Designs TI Precision Designs are analog solutions created by TI’s precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI Precision Designs are available online at http://www.ti.com/ww/en/analog/precision-designs/. 13.1.1.3 WEBENCH® Filter Designer WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners. Available as a web-based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes. 13.2 Documentation Support 13.2.1 Related Documentation The following documents are relevant to using the OPA454, and recommended for reference. All are available for download at www.ti.com unless otherwise noted. • Application bulletin AB-038: Heat Sinking—TO-3 Thermal Model, SBOA021 • Application bulletin AB-039: Power Amplifier Stress and Power Handling Limitations, SBOA022 • Application bulletin AB-045: Op Amp Performance Analysis, SBOA054 • Application bulletin AB-067: Single-Supply Operation of Operational Amplifiers, SBOA059 • Application bulletin AB-105: Tuning in Amplifiers, SBOA067. • Technical brief: PowerPAD Thermally-Enhanced Package, SLMA002. 38 Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 OPA454 www.ti.com SBOS391B – DECEMBER 2007 – REVISED MARCH 2016 13.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. 13.4 Trademarks PowerPAD, TINA-TI, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners. 13.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 13.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated Product Folder Links: OPA454 39 PACKAGE OPTION ADDENDUM www.ti.com 17-Feb-2016 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (°C) Device Marking (4/5) OPA454AIDDA ACTIVE SO PowerPAD DDA 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR -55 to 125 OPA454 OPA454AIDDAG4 ACTIVE SO PowerPAD DDA 8 75 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR -55 to 125 OPA454 OPA454AIDDAR ACTIVE SO PowerPAD DDA 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR -55 to 125 OPA454 OPA454AIDDARG4 ACTIVE SO PowerPAD DDA 8 2500 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR -55 to 125 OPA454 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com 17-Feb-2016 Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 17-Feb-2016 TAPE AND REEL INFORMATION *All dimensions are nominal Device OPA454AIDDAR Package Package Pins Type Drawing SO Power PAD DDA 8 SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) 2500 330.0 12.4 Pack Materials-Page 1 6.4 B0 (mm) K0 (mm) P1 (mm) 5.2 2.1 8.0 W Pin1 (mm) Quadrant 12.0 Q1 PACKAGE MATERIALS INFORMATION www.ti.com 17-Feb-2016 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) OPA454AIDDAR SO PowerPAD DDA 8 2500 367.0 367.0 35.0 Pack Materials-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated