Download A 2-V 2-GHz BJT Variable Frequency Oscillator - Solid

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts

Time-to-digital converter wikipedia , lookup

Current source wikipedia , lookup

Three-phase electric power wikipedia , lookup

Power inverter wikipedia , lookup

Spark-gap transmitter wikipedia , lookup

Pulse-width modulation wikipedia , lookup

Voltage optimisation wikipedia , lookup

Electrical ballast wikipedia , lookup

Rectifier wikipedia , lookup

Bode plot wikipedia , lookup

Islanding wikipedia , lookup

Variable-frequency drive wikipedia , lookup

Mathematics of radio engineering wikipedia , lookup

Metadyne wikipedia , lookup

Power electronics wikipedia , lookup

Opto-isolator wikipedia , lookup

Switched-mode power supply wikipedia , lookup

Mains electricity wikipedia , lookup

Buck converter wikipedia , lookup

Chirp spectrum wikipedia , lookup

Alternating current wikipedia , lookup

Regenerative circuit wikipedia , lookup

Utility frequency wikipedia , lookup

Resistive opto-isolator wikipedia , lookup

Phase-locked loop wikipedia , lookup

Wien bridge oscillator wikipedia , lookup

RLC circuit wikipedia , lookup

Heterodyne wikipedia , lookup

Transcript
1406
IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 33, NO. 9, SEPTEMBER 1998
A 2-V 2-GHz BJT Variable Frequency Oscillator
Wei-Zen Chen and Jieh-Tsorng Wu, Member, IEEE
Abstract— A new LC-tuned negative-resistance variablefrequency oscillator (VFO) is described. Frequency tuning is
accomplished by using a variable-impedance converter (VIC) to
simulate the varactor function. A negative-impedance converter
provides the necessary negative resistance for oscillation and also
functions as the voltage level shifters for the VIC. A low-voltage
translinear circuit is used to linearize the tuning characteristic
of the VFO. Implemented in a 0.8 m 12 GHz fT BiCMOS
technology, the VFO has a tuning range from 1.55 to 2.02 GHz,
while consuming 15 mA from a 02 V supply.
Index Terms— Negative impedance converter, variable frequency oscillator, variable impedance converter, voltage-controlled oscillator.
I. INTRODUCTION
V
ARIABLE-frequency oscillators (VFO’s) phase locked
to a low-frequency clean reference are commonly used
as local oscillators in the radio-frequency wireless transceivers.
The VFO’s are required to 1) exhibit low internal phase
noise for easy optimization for the phase-locked loops; 2)
consume little power for battery-powered applications; and 3)
be suitable for monolithic integration for small size.
Monolithic VFO’s based on the LC-tuned negativeresistance oscillator principle have shown potentials to meet
the above requirements [1]–[6]. The VFO’s can be depicted
with a conceptual schematic shown in Fig. 1, which includes
a resonator, a negative-impedance converter (NIC), and a
varactor. The resonator is used to reduce the side-band noise
of the oscillating signal and can be implemented using onchip spiral inductors [7], [8] or bonding wires [3], [9]. The
NIC provides the necessary negative resistance to sustain
oscillation. The magnitude of the NIC’s conductance
must be larger than the parallel resistive loading
When
oscillating, the signal swing is eventually determined by
the circuit nonlinear phenomenon that introduces additional
energy loss to balance the energy generated by the NIC [10].
The oscillation frequency of the VFO can be expressed as
Fig. 1. LC-tuned negative-resistance VFO conceptual schematic.
lithic integration, the varactors are often implemented with the
nominal pn-junctions provided by the IC technologies. The
VFO’s frequency tuning range is severely limited using this
tuning scheme, especially at low supply voltage [6]. Although
it is also possible to achieve frequency tuning by mixing
two resonators with different resonant frequencies [11], while
avoiding the use of varactor. The VFO frequency can be
changed by varying the weighting of the two resonators in
the signal path. There is a tradeoff, however, between the
resonator’s quality factor and the VFO’s frequency tuning
range.
This paper describes a 2-V LC-tuned VFO that employs
a variable-impedance converter (VIC) to simulate a varactor, while achieving a wide frequency tuning range under
a low supply voltage [12]. This VIC circuit is described in
Section II. Its high-frequency characteristic is also analyzed
and discussed. The new VFO and the auxiliary circuits are
described in detail in Section III. Several design considerations
are also discussed. A prototype VFO chip has been fabricated
BiCMOS technology. Measurement
using a 0.8 m 12 GHz
results are presented in Section IV. The VFO achieves a wide
tuning range of about 500 MHz extending from 1.5 GHz–2
GHz. And finally, conclusions are given in Section V.
II. VARIABLE IMPEDANCE CONVERTER
(1)
can be varied by changing the capacitance
The frequency
of the varactor
The frequency tuning range of a VFO must be sufficiently
large to cover process and temperature variations. For monoManuscript received December 30, 1997; revised May 4, 1998. This work
was supported by the National Science Council under Contract NSC-852221-E-009-031 and by the Telecommunication Laboratories under Contract
TL-85-6104.
The authors are with the Department of Electronics Engineering, National
Chiao-Tung University, Hsin-Chu, Taiwan R.O.C.
Publisher Item Identifier S 0018-9200(98)05433-X.
The operation principle of the variable-impedance converter
(VIC) can be described using the circuit shown in Fig. 2.
Transistors Q7 and Q8 are two voltage-level shifters. The
Q5–Q6 emitter-coupled pair degenerated by a fixed passive
produces a differential current in response to the
element
The
input voltage variation, i.e.,
Q1–Q2 and Q3–Q4 pairs are two current splitters, dividing
and
currents, respectively. The output current
the
can be expressed as
where
has a value between 1 and 1 and is
the gain factor
Thus, the
determined by the differential control voltage
equivalent differential admittance of the VIC can be expressed
0018–9200/98$10.00  1998 IEEE
CHEN AND WU: 2 V 2 GHz BJT VARIABLE FREQUENCY OSCILLATOR
1407
Fig. 3. Simulated VIC admittance imaginary-part frequency behavior.
Fig. 2. VIC circuit schematic.
as
which emulates
is a
a variable-admittance element. If the passive element
capacitor, then the VIC functions as a varactor.
A more detailed analysis of the circuit of Fig. 2 can be made
by considering the high-frequency behaviors of the devices.
It can be shown that the Q5–Q6–C1 emitter-coupled pair is
the most crucial part of the circuit that dominates the VIC’s
frequency behavior at the frequencies of interest. Neglecting
the nonideal effects caused by Q7 and Q8, the differential
can be approximated by
current
(2)
Fig. 4. Simulated VIC admittance real-part frequency behavior.
and
are the small-signal base resistance,
where
transconductance, and base-emitter capacitance of Q5 and
Q6, respectively. At frequencies much less than the transition
of Q1–Q4, the phase shift between and
frequency
can also be neglected. And the equivalent admittance of the
VIC can be expressed as
(3)
is the parasitic capacitance associated with
and
where
nodes. Through the control of the imaginary part of the
can be varied, resulting in the change of the
real
VFO’s oscillation frequency. The appearance of
is mainly due to the phase shift in the
part of the
VIC’s signal path.
Figs. 3 and 4 show the SPICE-simulated frequency behaviors of a VIC using transistors from a 0.8 m BiCMOS technology. Small-signal device parameters are:
m
pF, and
pF.
The parasitic capacitors at the emitters of Q5 and Q6 must
be included in calculating
From Fig. 3, it is clear that,
behaves as a capacitor, whose
at low frequencies, the
the parasitic
value can be varied with . When
with a value of approximately 0.7 pF is
capacitance
is mainly contributed by the
exposed. The capacitance
collector-to-substrate junctions of Q1–Q4, and the collector-tobase junctions of Q1–Q4 and Q7–Q8. However, as frequency
where
approaching a critical point,
(4)
term in (3) can no longer be neglected. Its effect is
the
the reduction of the equivalent capacitor that is variable. At
the variable capacitor vanishes, and
For
the value of the variable capacitor changes sign,
causing nonmonotonic characteristic in the VFO’s transfer
is 2.98 GHz using (4).
function. In the above case, the
is further degraded to 2.4 GHz due to the additional
The
phase shifts in Q1–Q4 and Q7–Q8. The asymmetric
response between the
and
cases in Fig. 3 are
mainly caused by the base resistors of Q1–Q4.
1408
IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 33, NO. 9, SEPTEMBER 1998
Fig. 5. Simulated VIC quality factor frequency behavior.
Fig. 6. VFO circuit schematic.
The frequency behavior of the
shown in Fig. 4
The
can be viewed as a resistor in parallel with the
conductance of the resistor depends on the frequency as well
For
the VIC is essentially disabled
as the value of
For
and
the conductance is
and
positive and its value increases with frequency. The positive
conductance can degrade the quality factor of the entire VFO
of Fig. 1, or even prevent the VFO from oscillating. For
and
the conductance is negative and its absolute value
also increases with frequency. The negative conductance can
improve the quality factor of the entire VFO.
Fig. 5 shows the frequency behavior of the VIC’s quality
which is defined as
In the
factor
the VIC is equivalent to the parasitic capacitor
case of
in parallel with a resistor resulting from the Early effect
is about 9 at 2 GHz. For
the
in Q1–Q4. The
is decreased with increasing frequency. At
the
is
about three at 1.5 GHz, and meanwhile the VFO operates
at the lower end of the frequency tuning range. When the
VFO’s oscillation frequency is increased by decreasing the
corresponding VIC’s is also improved. The ranges from
three to five for 1.5–1.6 GHz oscillation frequency, from five
to eight for 1.6–1.8 GHz oscillation frequency, and from eight
to ten for 1.8–2 GHz oscillation frequency.
The Q7–Q8 cross-coupled pair and the resistor R1 are configured as a negative-impedance converter (NIC). Transistors
Q7 and Q8 also function as the voltage level shifters for
the VIC of Fig. 2. The negative resistance looking into the
collectors of Q7 and Q8 can be approximated by
III. VARIABLE-FREQUENCY OSCILLATOR
The circuit schematic of the new VFO is shown in Fig. 6.
The VIC varactor consists of transistors Q1–Q6 and capacitor
C1. The I1 and I2 current sources must be large enough to
allow sufficient ac current flowing through C1. The required
condition is
(5)
is the voltage swing of the differential oscillating
where
is the oscillation frequency. The VFO’s fresignal, and
quency tuning range can be widen by increasing C1, but at
the expense of larger power consumption, since both I1 and
I2 have to be increased accordingly. The upper end of the
of (4).
tuning range is also limited by
(6)
and
are the small-signal transconductance
where
and base-emitter capacitance of Q7 and Q8 respectively. To
must be larger
guarantee oscillation, the real part of
than the parallel combination of the energy loss in L1 and L2,
of Fig. 1, in addition to
of the VIC.
representing by
will stop
The VFO oscillating signal voltage swing
growing when the remaining energy generated by the NIC is
absorbed by the extra energy loss introduced by the largesignal nonlinear effects. The major nonlinear phenomena in
the VFO occur when Q7 (or Q8) enters the cut-off region,
and when Q8 (or Q7) enters the saturation region. If the two
current sources in the NIC, I3, and I4, are large enough so that
(7)
then Q8 (or Q7) will be saturated before Q7 (or Q8) being cut
is limited by the forward biasing of the
off. In this case,
where
is the
collector junctions, i.e.,
forward-biased voltage of the collector junctions.
The collectors of Q7 and Q8 are connected to an output
buffer with 50 driving capability. The output buffer consists
of two emitter followers followed by a resistor-degenerated
emitter-coupled pair.
For the VIC of Fig. 6, the current gain is an exponential
Translinear circuits are
function of the control voltage
often used to linearize the transfer function. Conventional
voltage drop,
translinear circuits require additional
however, making them unsuitable to drive the VFO under
a supply voltage below a 2 V. The low-voltage translinear
frequency control circuit shown in Fig. 7 is used to generate
instead. The control input
causes a linear change
the
of the Q9–Q10
in the differential collector current
CHEN AND WU: 2 V 2 GHz BJT VARIABLE FREQUENCY OSCILLATOR
1409
Fig. 9. Measured VFO output spectrum at 2 GHz.
Fig. 7. Translinear frequency control circuit schematic.
Fig. 10. Measured VFO output phase noise at 2 GHz.
Fig. 8. VFO chip micrograph.
emitter-coupled pair degenerated by the R2 resistor. Since the
D1 and D2 diodes are designed to be always forward-biased,
and
are small, leaving
the voltage fluctuation at
the currents flowing through the resistors, R3–R5, relatively
unchanged. Therefore, the differential collector current also
causes a linear change in the differential diode current, i.e.,
If p-channel MOSFET’s are available,
both R3 and R5 can be replaced with constant current sources,
resulting in a more accurate translinear function.
output of the frequency control circuit drives the
The
Q1–Q2 and Q3–Q4 current splitters in the VIC directly. The
is mirrored by the VIC’s collector
diode current ratio
and
The VIC’s factor can
current ratios
then be expressed as
(8)
has little variation, the gain factor
thus
Since
becomes a linear function of the control input
The minimum supply voltage for the VFO is
of
of Q7–Q8 plus
of Q7–Q8,
Q5–Q6 plus
which is approximately 2 V at room temperature. It has been
demonstrated in simulations and experiments that the VFO can
still operate even in the low-voltage cases in which the two
current sources in the VIC, I1 and I2, are temporarily forced
into the operation regions where the output currents are no
longer constant.
IV. EXPERIMENTAL RESULTS
A VFO experimental chip was fabricated using a 0.8 m
double-poly double-metal BiCMOS technology.
12 GHz
The VFO is integrated in a phase-locked-loop frequency
synthesizer chip. The chip micrograph is shown in Fig. 8.
1500 m In
The area occupied by the VFO is 1050
this prototype, the inductors L1 and L2 are both implemented
with bonding wires and are approximately 5 nH. The resistor
R1 in the NIC is a 100 polysilicon resistor. The capacitor
C1 in the VIC is a 0.7 pF double-poly capacitor. Besides
C1, parasitic capacitors at the emitters of Q5 and Q6 also
contribute additional capacitance for the voltage-to-current
conversion in the VIC.
The chip is attached directly to a circuit board for testing.
Fig. 9 shows the VFO’s output spectrum at 2 GHz. The output
differential load.
power is 6 dBm when driving a 50
Fig. 10 shows the measured phase noise of the VFO’s output
at 2 GHz. The phase noise is 86 dBc/Hz at 100 kHz offset.
No significant variation in phase noise is observed for 2 V
1410
Fig. 11.
IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 33, NO. 9, SEPTEMBER 1998
Measured VFO frequency tuning characteristic.
and 2.2 V supply voltages. Fig. 11 shows the measured VFO’s
frequency tuning characteristic. The frequency range is from
1.55–2.02 GHz for the 2 V supply and from 1.65–2.02 GHz for
the 2.2 V supply. The VFO and the frequency control circuit
together consume 15 mA of current, while the output buffer
consumes 40 mA.
V. CONCLUSION
A monolithic LC-tuned negative-resistance VFO has been
described. Frequency tuning is accomplished by using a VIC
to simulate the varactor function. The maximum operation
of (4). Due to both
frequency of the VIC is limited to
the early effect in its transistors and the phase shift in its
signal path, the VIC can affect the quality factor of the
VFO’s resonating network. The necessary negative resistance
for oscillation is provided by a NIC, which also functions as
the voltage level shifters for the VIC. A low-voltage translinear
frequency control circuit is used to linearize the voltage-tofrequency transfer function. Implemented in a 0.8 m 12 GHz
BiCMOS technology, the VFO can operate from a single
2-V supply and consumes a total current of 15 mA. It achieves
a maximum oscillation frequency of 2 GHz and a frequency
tuning range of 30%. The phase noise is 86 dBc/Hz at 100
kHz offset for the 2 GHz output. With a companion output
driver, the VFO can deliver 6 dBm output power to a 50
differential load.
REFERENCES
[1] M. Soyuer and R. Meyer, “High-frequency phase-locked loops in
monolithic bipolar technology,” IEEE J. Solid-State Circuits, vol. 24,
pp. 787–795, June 1989.
[2] L. Dauphinee, M. Copeland, and P. Schvan, “A balanced 1.5 GHz voltage controlled oscillator with an integrated LC resonator,” in IEEE Int.
Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 1997, pp. 390–391.
[3] J. Craninckx and M. Steyaert, “A 1.8-GHz CMOS low-phase-noise
voltage-controlled oscillator with prescaler,” IEEE J. Solid-State Circuits, vol. 30, pp. 1474–1482, Dec. 1995.
[4] M. Soyuer, K. Jenkins, J. Burghartz, and M. Hulvey, “A 3 V 4 GHz
nMOS voltage-controlled oscillator with integrated resonator,” IEEE J.
Solid-State Circuits, vol. 31, pp. 2042–2044, Dec. 1996.
[5] A. Rofougaran, J. Rael, M. Rofougaran, and A. Abidi, “A 900 MHz
CMOS LC-oscillator with quadrature outputs,” in IEEE Int. Solid-State
Circuits Conf. Dig. Tech. Papers, Feb. 1996, pp. 392–393.
[6] B. Razavi, “A 1.8 GHz CMOS voltage-controlled oscillator,” in
IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 1997,
pp. 388–389.
[7] N. Nguyen and R. Meyer “Si IC-compatible inductors and LC passive
filters,” IEEE J. Solid-State Circuits, vol. 25, pp. 1028–1031, Aug. 1990.
[8] J. Chang, A. Abidi, and M. Gaitan, “Large suspended inductors on
silicon and their use in a 2 m CMOS RF Amplifier,” IEEE Electron
Device Lett., vol. 14, pp. 246–248, May 1993.
[9] J. Craninckx and M. Steyaert “Low-noise voltage-controlled oscillators
using enhanced LC-tanks,” IEEE Trans. Circuits Syst., vol. 42, pp.
794–804, Dec. 1995.
[10] D. Pederson and K. Mayaram, Analog Integrated Circuits for Communication: Principles, Simulation, and Design. Norwell, MA: Kluwer,
1991.
[11] N. Nguyen and R. Meyer, “A 1.8-GHz monolithic LC voltage-controlled
oscillator,” IEEE J. Solid-State Circuits, vol. 27, pp. 444–450, Mar.
1992.
[12] W.-Z. Chen and J.-T. Wu, “A 2 V 2 GHz BJT variable-frequency
oscillator,” in Proc. Bipolar/BiCMOS Circuits and Technology Meet.,
Sept. 1997, pp. 61–63.
Wei-Zen Chen was born in Yun-Lin, Taiwan, on
August 24, 1970. He received the B.S. and M.S.
degrees in electronics engineering from National
Chiao-Tung University, Taiwan, in 1992 and 1994,
respectively. He currently is pursuing the Ph.D.
degree at National Chiao-Tung University.
His research is focused on the design of radiofrequency integrated circuits for wireless communications.
Jieh-Tsorng Wu (S’83–M’87) was born in Taipei,
Taiwan, on August 31, 1958. He received the B.S.
degree in electronics engineering from National
Chiao-Tung University, Taiwan, in 1980 and the
M.S. and Ph.D. degrees in electrical engineering
from Stanford University, Stanford, CA, in 1983 and
1988, respectively.
From 1980 to 1982 he served in the Chinese
Army as a Radar Technical Officer. From 1982
to 1988, at Stanford University, he focused his
research on high-speed analog-to-digital conversion
in CMOS VLSI. From 1988 to 1992 he was a Member of Technical Staff at
Hewlett-Packard Microwave Semiconductor Division in San Jose, CA, and
was responsible for several linear and digital GHz IC designs. Since 1992 he
has been an Associate Professor at National Chiao-Tung University in HsinChu, Taiwan. His research interests includes integrated circuits and systems
for high-speed networks and wireless communications.
Dr. Wu is a member of Phi Tau Phi.