Download High Power RF LDMOS Transistors for Avionics Applications

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts

Electrification wikipedia , lookup

Standby power wikipedia , lookup

Resistive opto-isolator wikipedia , lookup

Rectifier wikipedia , lookup

Electric power system wikipedia , lookup

Heterodyne wikipedia , lookup

Control system wikipedia , lookup

Mains electricity wikipedia , lookup

Wireless power transfer wikipedia , lookup

Pulse-width modulation wikipedia , lookup

Power engineering wikipedia , lookup

Alternating current wikipedia , lookup

Power inverter wikipedia , lookup

Transistor wikipedia , lookup

Buck converter wikipedia , lookup

Regenerative circuit wikipedia , lookup

Tube sound wikipedia , lookup

Metadyne wikipedia , lookup

Thermal runaway wikipedia , lookup

Solar micro-inverter wikipedia , lookup

Semiconductor device wikipedia , lookup

Thermal copper pillar bump wikipedia , lookup

Audio power wikipedia , lookup

Power over Ethernet wikipedia , lookup

Opto-isolator wikipedia , lookup

Wien bridge oscillator wikipedia , lookup

Amplifier wikipedia , lookup

Switched-mode power supply wikipedia , lookup

Current mirror wikipedia , lookup

AC adapter wikipedia , lookup

Transcript
High Power RF LDMOS Transistors
for Avionics Applications
A novel approach to the use of LDMOS transistors in pulsed Avionics Applications
By
Hans Mollee
Steven O’Shea
Paul Wilson
Korne Vennema
1
Introduction;
Today’s continuous growth of airborne freeways, adds new challenges in safety and efficiency which
will impact the design of the transponder. Traditional ground based air traffic control systems excel in
managing incoming/outgoing routes but lack the real-time performance in airborne Traffic Collision
Avoidance Systems (TCAS). Onboard every commercial/Military aircraft, these transponders transmit
and receive essential data such as forward speed, altitude, and coordinates to other aircraft occupying
similar airspace. This data is disseminated by the transponder and provides the pilot instructions to
safely direct the flight path. In addition, flight crews depend of other safety features like weather radar,
distance measuring, navigation and communications. As the number of aircraft “tools” increase, space
becomes a premium within the electronics bay. System redundancy also detracts from available room.
As TCAS shares the same frequency domain as other critical systems, integration of “multi-box” units
into one is becoming the most recent design criteria. Consolidation offers reduction in overall size and
weight enhancing installation and maintenance. A “multi-box” concept also reduces the number of
power supplies and related circuitry improving overall power efficiencies. Utilizing one multi-function
transponder should also improve overall costs in procurement, installation and maintenance.
With multi-carrier operation, managing critical performance factors such as pulse shapes can be
difficult. Pulse on-off transition times, linearity, compression all come into play. Maximizing overall
power added efficiency reducing surrounding ambient bay temperatures using less DC current is also a
concern. This article is dedicated to devices that will greatly improve this performance. It is a
discussion regarding the Microwave power amplifiers used in TCAS transponders and where the latest
LDMOS technology has taken this application. Differences in traditional common-base configuration,
Class C bipolars versus linear, higher gain, lateral structure FET’s. The used LDMOS technology wasv
originally designed for use in GSM and PCS base station cellular sites. Minor optimizations in the
technology have made the structure extremely suitable for avionics applications. The line-up discussed
in this article features a 200-watt output part using an all-gold metal system. Enhancements were made
to the gates for this application as well as input and output matching over the 1030-1090 MHz
frequency band.
Device performance: high gain and good gain linearity over large dynamic range.
Up to now amplifiers were designed with bipolar devices which imposed a number of problems when
designing the complete line-up with the above mentioned requirements taken into consideration. The
most significant of these being the gain linearity over a large dynamic range of the output power. In
figure 1 a typical plot of the output power
versus input power of a 200 W bipolar
transistor, intended for use in Avionics
Applications, is depicted. It can be seen that the
gain varies over the entire range of the input
power. Obviously using such a device has
serious implications for the gain linearity of the
entire line-up. A device using LDMOS
technology was used to overcome these
problems. With this technology devices can be
made which show an excellent linearity over a
large dynamic range. In figure 2 the gain and
efficiency versus output power for such a
LDMOS device is depicted. At 200W the
Figure 1 : Typical plot PL vs P IN Bipolar transistor.
device is still far from saturation, with a
dynamic range of more than 30 dB. Moreover
the device has a typical gain of 14 dB compared to the typical 8 dB of bipolar devices. This means that
a considerable reduction in number of components and reduction of PC-board space can be achieved
for the complete line-up. In addition overall power added efficiency is improved.
300
250
Pout [W]
200
150
100
50
0
0
5
10
15
20
25
Pin [W]
30
35
40
45
50
2
15
50.00
12
40.00
18
16
14
12
30.00
6
10
Gp [dB]
Gain [dB]
efficiency [%]
9
8
20.00
6
4
3
Gp
eff
10.00
Idq = 500 mA
2
0
0
25
50
75
100
125
150
0.00
200
175
Idq =2 A
0
0
25
50
75
100
125
150
175
200
225
Pout [W]
Pout [W]
Figure 2 : Gain and efficiency as function of output power
at low quiescent current (150mA).
Figure 3 :Gain as function of output power at different
values of quiescent current.
Additional advantages of LDMOST compared
to bipolar are:
• Thermal stability; due to the negative
temperature coefficient of the die technology,
thermal runaway is not an issue.
• Excellent ruggedness (better than VSWR
6 : 1); this can be achieved due to the high
breakdown voltage (typ. 80V) of the technology
as well as excellent thermal stability.
• Pulse shaping relatively easy compared to
bipolar devices by modulating the Vgs.
• Package does not contain toxic BeO.
Removal of BeO DC isolator, source terminal
Figure 4: Pout=f(Vgs) at Pin=7.95W, f=1030 MHz
of die attached directly to heat spreader (flange)
reduces thermal impedance.
•
Simple gain control; Figure 4
illustrates the easy gain control by simply modulating the Vgs of the device.
250
200
200
188
170
151
Pout [W]
150
132
111
100
93.5
77.5
62.8
50.1
50
39.2
30.3
22.8
16.4
3.2
0
0
4.9
7.84
0.5
11.5
1
1.5
2
2.5
3
3.5
4
4.5
Vgs [V]
As can be seen in figure 3, the linearity of the device is dependent on the quiescent current. Figure 3
also shows the gain curves for two different quiescent currents, i.e. 500mA and 2A. Setting a higher
quiescent current means biasing the device more towards class-A. Consequently the maximum feasible
efficiency will be lower. Such a bias condition is only required at low output power levels. At higher
output power levels a class-AB biasing is preferred. An optimum trade-off can be found between
output power, linearity and efficiency simply by modulating the gate-source voltage reciprocal to the
required output power. By designing a device with a high power capability no decrease in linearity will
occur due to the device going into
compression. In bipolar technology fast
switching times at higher output powers are
often difficult to achieve, which is inherent
to the bipolar structure. Figure 5 shows that
the rise time of the used device is excellent
while maintaining good gain linearity over a
large dynamic range. It can be seen that the
switching time has not increased
significantly between input signal and
output signal of the device and that values of
less than 50 ns are achieved at an output
power of 52.4 dBm. Obviously the design of
the biasing will have an influence on the
behaviour of the device. Good decoupling of
Figure 5 : rise time at P L = 52.4 dBm
low frequency components is essential.
3
High reliability by gold metallization and good thermal behaviour.
One big advantage of LDMOST compared to bipolar is that the mode of operation is common source
(source connected to ground) reducing parasitic source inductance combined with an excellent thermal
interface. In bipolars the bulk of the material is the collector which has to be electrically isolated from
ground (which is usually the heatsink) without degrading the thermal impedance. This results in a
better thermal behaviour of the LDMOST compared to the bipolar. In figure 6 and 7 the results of
thermal transient Finite Element Method (FEM) simulations for the used die are depicted.
150
TEMPERATURE @ 1.2ms, Pdiss=250W
140
junction temperature [°C]
130
120
110
100
90
80
70
60
50
0
1
2
3
4
5
6
7
8
x position across die [mm]
Figure 6: Temperature distribution in SOT502 at t=1.2ms,
η=50%, Pdiss=250W and Ths=20°C.
Figure 7: Temperature profile in SOT502 at t=1.2ms, η= 50%
Pdiss=250W and Ths=20°C..
In the simulations a uniform distribution of power
is illustrated, under RF conditions. This
uniformity will largely be dominated by the
quality of the assembly process of the device. The
quality and consistency of the assembly process is
largely depending on the use of automated die
attach and wire bond equipment, minimising lot
to lot variation (see figure 8).
Figure 8 : Wirebonding of single LDMOST die
Technology.
Figure 9 shows the cross section of an LDMOST
structure. The P+ via is to ensure good electrical
contact between the source contact and ground,
and eliminates the use of source bonding wires
which lowers the source inductance and increases
the intrinsic device gain. Between gate and drain
a shielding is placed to reduce the feedback
capacitance. The die technology used in 200W
device is based on 1 GHz technology optimised
for the specific requirements of avionics
applications. Enhanced gate periphery is used in
the 200W device. Also the design is optimised to
meet the required gain linearity over a large
dynamic range, this will improve both gain and
IMD performance as well as the RF stability of
the device. The MonoMOS structure –the
Figure 9 : Cross section 1 GHz technology LDMOST
4
separate active areas of a conventional high power RF die are replaced by one highly integrated arealends itself to incorporate internal input and output matching in an easy way. The MonoMOS uses
metallized gates to reduce series resistance in order to increase power gain. The structure was designed
for minimum Idq drift. Without any burn-in, the typical Idq drift is below 10% over 20 years. The gold
top metallization in combination with the gold bond wires avoids inter metallic issues where the
flexibility of gold compared to aluminium bond wires ensure excellent reliability under pulsed
operation. The concept of this die has proven to be very reliable, based on large volume production in
base station products. In order to provide a cost effective approach, the device uses a commercial off
the shelf non-hermetic package.
Application information.
In figure 10 the total line up of a 200 W
LDMOS amplifier is given. The overall
Gp =16dB
Gp =16dB
Gp =14dB
gain of 46 dB is achieved using three
amplifier stages. A comparable bipolar
7dBm
23dBm
39dBm
53dBm
16
16
14
line up would consist of approximately six
amplifier stages –depending on individual
Gp =46dB
device gain- to reach similar overall gain.
Figure 10 : 200 W Line up
Figure 11 shows the application circuit for
the 200W device used for the
characterisation contained in this report. This device contains internal input and output matching which
makes the design of the application circuit simple. The internal matching brings the device impedances
to a level which is favourable in a manufacturing environment. Higher impedances create a situation
which is less critical for component placement and substrate tolerances, enhancing final test yield while
eliminating rework.
Figure 11: Application Circuit of LDMOS 200W device for 1030-1090 MHz,εr =6.15
5
Conclusion:
The use of LDMOS transistors in Avionics amplifiers greatly improves design architecture.
• These parts are designed, built and tested for avionics applications.
• Improved RF performance meets or exceeds Avionics critical performance factors.
• Higher device gains reduce number of transistors and surrounding circuitry, minimising real estate
and simplifying overall amplifier design.
• Overall cost savings due to lower part count.
• Higher power added efficiency will reduce power supply cost.
• High reliability due to proven “all gold metallization system” and improved thermal performance.
• Automated die attach and wire bonding equipment, ensures device consistency in large volume
production, which will enhance customer yield and reduce rework.
About the authors:
Hans Mollee is a Sr. RF design Engineer for Philips Semiconductors in Nijmegen, the Netherlands. He
received his BSEE from the HTS in ‘s Hertogenbosch, the Netherlands.
Steve O’Shea is a Business Development Manager at Avnet RF Division. He received his BSEE from
the University of Illinois.
Paul Wilson is a Product Marketing Manager for Philips Semiconductors in Mansfield, MA (USA). He
received his BSEE from the University of Leeds in the United Kingdom.
Korne Vennema is Manager RF Applications Laboratory for Philips Semiconductors in Mansfield,
MA. He received his BSEE from the HTS in Utrecht, The Netherlands.
The authors can be reached at the Philips Semiconductors RF Development and Application Centre in
Mansfield, MA. e-mail: [email protected]
6