Download hxlvdsr - Honeywell

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts

Phase-locked loop wikipedia , lookup

Surge protector wikipedia , lookup

Radio transmitter design wikipedia , lookup

Amplifier wikipedia , lookup

Power MOSFET wikipedia , lookup

Regenerative circuit wikipedia , lookup

Analog-to-digital converter wikipedia , lookup

Integrating ADC wikipedia , lookup

Two-port network wikipedia , lookup

Immunity-aware programming wikipedia , lookup

Flip-flop (electronics) wikipedia , lookup

Resistive opto-isolator wikipedia , lookup

Voltage regulator wikipedia , lookup

Wilson current mirror wikipedia , lookup

Valve audio amplifier technical specification wikipedia , lookup

Power electronics wikipedia , lookup

Current mirror wikipedia , lookup

Valve RF amplifier wikipedia , lookup

Schmitt trigger wikipedia , lookup

Transistor–transistor logic wikipedia , lookup

Operational amplifier wikipedia , lookup

Switched-mode power supply wikipedia , lookup

Opto-isolator wikipedia , lookup

CMOS wikipedia , lookup

Rectiverter wikipedia , lookup

Transcript
HXLVDSR
Quad LVDS Differential Line Receiver
Radiation Hardened 3.3V SOI CMOS
Features
■
Four Independent Receivers
■
Rad Hard: >300k Rad(Si) Total Dose
■
Single +3.3 V Supply
■
Common Receiver Enable Control
■
High Impedance LVDS Inputs
■
Tristate Output Capability
■
Temperature Range: -55°C to 125°C
■
■
■
Input Common Mode Range: 0.05V
to 2.35V
Maximum Operating Frequency >
100MHz
Minimum Input Differential Signal:
100mV
Low Power
The HXLVDSR dissipates less than
500mW with all outputs toggling at a
data rate of 100MHz.
Common Receiver Enable
Control(EN, EN*)
The EN and EN* inputs allow the user
to put the digital outputs into high
impedance tri-state mode.
Space Qualified Package
The HXLVDSR is packaged in a
16 lead ceramic flat pack.
The HXLVDSR is a radiation hardened quad differential line receiver with tristate outputs.
It features four independent receivers with common receiver enable control and high
impedance outputs. The high impedance output capability allows multiplexing outputs.
The HXLVDSR along with the HXLVDSD
provide an alternative to high power
devices for high speed point to point
interface applications. The receivers are
equipped with a wide (0.05V to 2.35V)
common mode input voltage range.
The HXLVDSR is a radiation hardened
SOI-IV Silicon On Insulator (SOI) process
with very low power consumption.
The input of the HXLVDSR allows for easy
interfacing to space and military imaging,
sensor, and communications systems.
Pin Description
Package
Pinout
Pin
Symbol
Signal Type
1
RIN1-
I
LVDS
2
RIN1+
I
LVDS
3
ROUT1
OZ
4
EN
I
5
ROUT2
OZ
Buffer Description
CMOS 15mA
CMOS
CMOS 15mA
R IN1-
1
16
VDD
6
RIN2+
I
LVDS
R IN1+
2
15
R IN4-
7
RIN2-
I
LVDS
ROUT1
3
14
R IN4+
8
GND
GND
9
RIN3-
I
EN
4
13
ROUT+
ROUT2
5
12
EN*
R IN2+
6
11
ROUT3
R IN2-
7
10
R IN3+
GND
8
9
R IN3+
10
RIN3+
I
11
ROUT3
OZ
ground (VSS = 0V)
LVDS
LVDS
CMOS 15mA
12
EN*
I
13
ROUT4
OZ
CMOS
14
RIN4+
I
LVDS
15
RIN4-
I
LVDS
16
VDD
PWR
CMOS 15mA
supply voltage
Block Diagram
Truth Table
ENABLES
EN
EN*
RIN1+
RIN1-
RIN2+
RIN2-
RIN3+
RIN3-
RIN4+
RIN4-
+
R1
-
ROUT1
+
R2
-
ROUT2
+
R3
-
ROUT3
+
R4
-
ROUT4
INPUT
RIN+ - RIN-
OUTPUT
ROUT
L
H
X
Z
H
X
VID ≥ 0.1 V
H
X
L
VID ≥ 0.1 V
H
H
X
VID ≤ -0.1 V
L
X
L
VID ≤ -0.1 V
L
Signal Definition
EN, EN*
These are the common enable control signals. As shown in
Truth Table, the combination of EN = L and EN* = H puts the
outputs into the high impedance state. The outputs are enabled
for all other combinations of EN and EN*.
R IN1 – R IN4
These are LVDS differential input pins.
EN
EN*
ROUT1 – ROUT4
These are the 3.3V CMOS output pins.
Functional Description
The HXLVDSR is a radiation hardened quad differential line
receiver designed for applications requiring low power dissipation
and high data rates. The HXLVDSR accepts low voltage differential
input signals and translates them to 3.3V CMOS output levels.
The receiver includes tristate output capability to allow multiplexing
outputs. The EN and EN* inputs allow active Low or active High
control of the tristate outputs. The enable signals are common to
all four receivers. The dual enable scheme allows for flexibility in
turning devices on or off. The HXLVDSR along with the HXLVDSD
provide an alternative to high power devices for high speed point
to point interface applications.
Absolute Maximum Ratings (1)
Parameter
Supply Voltage
DC Input Voltage
DC Output Voltage
Enable Input Voltage
Input Diode Clamp Current
Limits
Symbol
Conditions
Min
Max
Units
VDD
—
-0.5
+4.6
V
VIN+, VIN-
—
-0.5
VDD +0.5
V
VOUT
—
-0.5
VDD +0.5
V
(EN, EN*)
—
-0.5
VDD +0.5
V
IIK
VIN < 0 - VTH_diode
mA
or
-42
+42
Output Short Circuit Current
IOS
1 second, Vo shorted to GND or VDD
-256
+200
mA
DC Output Current, Per Pin
IO
VOUT = 0 to VDD
-50
+50
mA
Maximum Continuous Current Per Output Pin
—
—
-29.2
+29.2
mA
Thermal Resistance, Junction to Case
0– JC
—
—
+16.3
°C/W
TSTG
—
-65
+150
°C
TLMAX
—
—
+300
°C
Storage Temperature Range
Lead Temperature (Soldering, 10 sec)
VIN > VDD + VTH_diode
Junction Temperature
TJ
—
—
+175
°C
ESD (HBM)
—
—
2000
—
V
(1) Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed.
Recommended Operating Conditions (1)
Parameter
Supply Voltage
Case Temperature
Limits
Symbol
Min
VDD
3.0
Max
3.6
Units
V
TC
-55
+125
°C
VIH
0.7VDD
—
V
V
High Level Input Voltage, (CMOS Inputs)
VDD = 3.0 V to 3.6 V
Low Level Input Voltage, (CMOS Inputs)
VIL
—
0.3VDD
Input Voltage (LVDS inputs)
VIN_LVDS
GND
+2.4
V
Input Voltage (CMOS inputs)
VIN_CMOS
-0.3
VDD +0.3
V
VOUT
-0.3
VDD +0.3
V
VDD = 3.0 V to 3.6 V
Output Voltage
Electrical Requirements
Test Conditions unless otherwise specified: 3.0 V ≤ VDD ≤ 3.6 V, -55°C ≤ TC ≤ +125°C, VSS = 0 V
Parameter
Differential Threshold (LVDS Inputs)
Common-Mode Voltage Range (LVDS Inputs) (2)
Input Current High (LVDS Inputs)
Limits
Symbols
Conditions
Min
Max
Units
VID
VCM = 0.05V and 2.35V, VDD = 3.0V
-100
100
mV
VCMR
VID = 100 mV, peak to peak
0.05
2.35
V
IIH1
VIN = 2.4 V, VDD = 3.6 V
-10
+10
µA
+10
Input Current Low (LVDS Inputs)
IIL1
VIN = 0 V, VDD = 3.6 V
-10
Output High Voltage (CMOS Outputs)
VOH
IOH = -15.0 mA, VDD = 3.0V
2.5
—
V
Output Low Voltage (CMOS Outputs)
VOL
IOL = 15.0 mA, VDD = 3.0V
—
0.5
V
µA
IOZL
Disabled, VOUT = 0 V, VDD = 3.6V
-10
+10
IOZH
Disabled, VOUT = VDD, VDD = 3.6V
-10
+10
Input High Voltage (CMOS Inputs)
VIH
EN and EN*, VDD = 3.6V
—
2.52
Input Low Voltage (CMOS Inputs)
VIL
EN and EN*, VDD = 3.0V
0.9
—
V
Receiver Input Voltage Range Via or Vib (LVDS Inputs) (1)
Vi
0
2.4
V
-10
+10
µA
-10
+10
µA
—
47
mA
—
5
mA
1 MHz
—
86
IDDOP2
10 MHz
—
94
IDDOP3
50 MHz
—
126
IDDOP4
100 MHz
—
136
Output Disable Current (CMOS Outputs)
Input Current High (CMOS Inputs)
IIH2
VIN = VDD, Other Inputs = 2.4V or GND,
V
EN & EN* only, VDD = 3.6V
Input Current Low (CMOS Inputs)
IIL2
VIN = GND, Other Inputs = 2.4V or GND,
EN & EN* only, VDD = 3.6V
No Load Supply Current, Receiver Enabled
IDD
No Load Supply Current, Receiver Disabled
VDD = 3.6V, EN, EN* = VDD or GND,
VIN+ = 0 V, VIN- = 2.4V
(static mode, LVDS inputs are not toggled)
IDDSB
VDD = 3.6V, EN = GND, EN* = VDD,
VIN+ = 0 V, VIN- = 2.4V
VDD = 3.6 V, all outputs toggling
Dynamic Supply Current
IDDOP1
(1) Guaranteed but not tested.
(2) The VCMR range is reduced for larger VID.
mA
Capacitance Parameters
Parameter
Symbols
Input Capacitance (LVDS Inputs, with respect to ground)
CI
Input Capacitance (CMOS Inputs, Receiver and package capacitance)
Output Capacitance (CMOS Outputs)
CO
Conditions
Min
Limits
Max
Units
—
11
pF
—
12
—
12
pF
(1) Guaranteed but not tested.
Radiation-Hardness Ratings (1)(2)
Parameter
Limits
Units
≥300
krad(Si)
VDD= Maximum
≥1x10 9
rad(Si)/s
PW = 20ns, 3µs X-ray, VDD = Minimum
Dose Rate Survivability
≥1 x1012
rad(Si)/s
PW = 20ns, 3µs X-ray, VDD = Maximum
Neutron Fluence
≥1 x1014
N/cm2
1MeV equivalent energy, Unbiased
Total Dose
Transient Dose Rate Upset
Test Conditions
(1) Ambient temperature 25°C unless otherwise specified.
(2) Device will not latch up due to any of the specified radiation exposure conditions.
Radiation Performance
Total Ionizing Radiation Dose
The device will meet all stated functional and electrical specifications
after the specified total ionizing radiation dose. All electrical and
timing performance parameters will remain within specifications,
post rebound (based on extrapolation), after an operational period
of 15 years. Total dose hardness is assured by wafer level testing
of process monitor transistors using 10 KeV X-ray. Parameter
correlations have been made between 10 KeV X-rays applied at
a dose rate of 5x105 rad(SiO2)/min at T= 25°C and gamma rays
(Cobalt 60 source) to ensure that wafer level X-ray testing is
consistent with standard military radiation test environments.
Transient Pulse Ionizing Radiation
The HXLVDSR will meet any functional or electrical specification
after exposure to a radiation pulse up to the transient dose rate
survivability specification, when applied under recommended
operating conditions. Note that the current conducted during the
pulse by the inputs, outputs, and power supply may significantly
exceed the normal operating levels. The application design must
accommodate these effects.
Neutron Radiation
The HXLVDSR will meet any functional or timing specification after
exposure to the specified neutron fluence under recommended
operating or storage conditions.
Latchup and Snapback
The HXLVDSR will not latch up due to any of the above
radiation exposure conditions when applied under recommended
operating conditions.
Switching Parameters
Test Conditions unless otherwise specified: 3.0 V ≤ VDD ≤ 3.6 V, -55°C ≤ TC ≤ +125°C, VSS = 0 V
Parameter
Limits
Symbols
Conditions
Min
Max
Units
Receiver output jitter (1)(2)
tPWD1
Clock
—
15
ps
Receiver output jitter with power supply distortion (1)(2)(3)
tPWD2
Clock
—
350
ps
Receiver output jitter (1)(2)
tPWD3
Data
—
1600
ps
Receiver output jitter with power supply distortion (1)(2)(3)
tPWD4
Data
—
1800
ps
Differential Propagation Delay High to Low
tPHLD
1.8
6.6
ns
CL = 10 pF, VID = 200 mV,
input transition time < 3.0ns
Differential Propagation Delay Low to High
input pulse = 1.1 V to 1.3 V,
tPLHD
VIN = 1.2V (0V differential) to VOUT = 1⁄2 VDD,
CL = 10pF, input transition time < 3.0ns
1.8
7.4
ns
Differential Pulse Skew | tPHLD - tPLHD | (1)(4)
tSKD
CL = 10 pF, VID = 200 mV
—
1.3
ns
Differential Channel-to-Channel Skew-same device (1)(5)
SKCC
CL = 10 pF, VID = 200 mV
—
1.3
ns
Differential Part to Part Skew (1)(6)
SKPP
CL = 10 pF
—
2.2
ns
Differential Part to Part Skew (1)(7)
SKPP
CL = 10 pF
—
2.9
ns
Output Rise Time, 20%-80% of signal swing (1)
tR
CL = 10 pF
—
1.5
ns
Output Fall Time, 20%-80% of signal swing (1)
tF
CL = 10 pF
—
1.2
ns
—
13.6
ns
tPHZ
See
VOUT = VOH -0.25V
Disable Time Low to Z
tPLZ
Waveform
VOUT = VOL+0.25V
—
12.7
ns
Enable Time Z to High
tPZH
diagram
VOUT = 50%
1.8
17
ns
1.8
17
ns
100
—
MHz
Disable Time High to Z
Enable Time Z to Low
tPZL
Maximum Operating Frequency (8)
fMAX
VOUT = 50%
All Channel Switching
(1) Guaranteed but not tested by vendor.
(2) Maximum LVDS Receiver Jitter performance is guaranteed between -5°C and 125°C case temperature, between 3.0 V and 3.6 V; and pre- and post-radiation.
a. Receiver input is terminated with 100 Ω ± 1% resistor.
b. Receiver differential input signal of 200 mVP-P(differential) amplitude, Common Mode Voltage Range VCMR = 1.2 V. 10-90% rise/fall times of 1.0 ns on each of the differential inputs.
c. Receiver CMOS output is terminated with Cload = 10 pF.
d. For Data jitter measurements, apply a minimum of 250 Pseudo Random Bit Stream (PRBS) bits, at 25 Mbps rate, with no more than 10 consecutive non-transitioning bits in the data
stream, at LVDS receiver differential input, and measure peak-to-peak data jitter at LVDS receiver output with a threshold of VDD/2. Total jitter measured shall include deterministic jitter
(duty cycle distortion and data dependent jitter) and random jitter (measured at BER of 1E-12).
e. For Clock Jitter measurements, apply a 50 MHz clock at LVDS receiver differential input, and measure RMS Time Interval Error (TIE) jitter on rising edge of the LVDS receiver CMOS
output with a threshold of VDD/2.
(3)
(4)
(5)
(6)
AC sine wave Power Supply Noise of 60 mV p-p applied at 25 MHz.
The skew is the absolute value of the difference between the differential propagation delay High to Low and the differential propagation delay Low to High of the same channel.
The skew is the channel-to-channel difference of the differential propagation delays for any event on the same device.
The skew is the absolute value of the difference between the minimum and maximum differential propagation delays between devices. Devices must be at the same VDD, within 5oC of
each other and within the recommended operating temperature range.
(7) The skew is the absolute value of the difference between the minimum and maximum differential propagation delays between devices. Devices must be operating within the recommended
operating conditions.
(8) fmax signal source input conditions: tr= tf < 1.0 ns (0% to 100%), 50% duty cycle, differential (1.05 V to 1.35 Vp-p). Output criteria: = 60%/40% duty cycle, VOL( max 0.5 V), VOH(min 2.5 V),
Load = 10 pF (total). A slower edge rate is used for production testing. Output criteria (Duty Cycle) is guaranteed but not tested.
Timing Diagrams
EN when EN* = VDD
3 V
1.5 V
O V
3 V
1.5 V
EN* when EN = GND
O V
tPLZ
tPZL
VDD
0.5 V
Output when
VID = -100 mV
50%
tPHZ
Output when
VID = +100 mV
tPZH
VOL
VOH
0.5 V
50%
GND
Package Outline Dimensions
�
��
Symbol
�
������
�
�
�
�
�
�
Dimensions - Inches
Min
Max
Dimensions - Millimeters
Min
Max
A
.101
.125
2.57
3.18
b
.015
.019
0.38
0.48
c
.004
.007
0.11
0.18
D
.392
.408
9.96
10.36
e
.047
.053
1.20
1.34
E
.274
.286
6.96
7.26
E1
.185
.196
4.70
4.96
L
.320
.360
8.13
9.14
Q
.022
.032
0.56
0.82
�
�
�
��
�
ESD (Electrostatic Discharge) Sensitive
The HXLVDSR is rated as Class 2 ESD.Proper ESD precautions
should be taken to avoid degradation or damage to the device.
Qualification and Screening
Reliability
The SOI CMOS technology is qualified by Honeywell after
meeting the criteria of the General Manufacturing Standards
and is also QML Qualified. This qualification is the culmination
of years of development, testing, documentation, and on-going
process control.
For many years Honeywell has been producing integrated circuits
that meet the stringent reliability requirements of space and
defense systems. Honeywell has delivered hundreds of thousands
of QML parts since first becoming QML qualified in 1990. Using
this proven approach Honeywell will assure the reliability of the
products manufactured with the S150 process technology.
This approach includes adhering to Honeywell’s General
Manufacturing Standards for:
The test flow includes screening units with the defined flow (Class
V and Q+) and the appropriate periodic or lot conformance testing
(Groups B, C, D, and E). Both the process and the products are
subject to period or lot based Technology Conformance Inspection
(TCI) and Quality Conformance Inspection (QCI) tests, respectively,
as defined by Honeywell’s Quality Management Plan.
Honeywell delivers products that are screened to two levels
including Engineering Models and Flight Units. EMs are
available with limited screening for prototype development
and evaluation testing.
Group A
Group B
Final Lot Acceptance Electrical Tests
Mechanical – Dimensions, Bond Strength, Solvents, Die Shear,
Solderability, Lead Integrity, Seal, Acceleration
Group C
Life Tests – 1000 hours at 125°C or equivalent
Group D
Package related mechanical tests – Shock, Vibration, Accel,
Salt, Seal, Lead Finish Adhesion, Lid Torque, Thermal Shock,
Moisture Resistance
Group E
Radiation Tests
(1) Testing performed by package supplier.
• Designing in reliability by establishing electrical rules based
on wear out mechanism characterization performed on
specially designed test structures (electromigration, TDDB,
hot carriers, negative bias temperature instability, radiation)
• Utilizing a structured and controlled design process
• A statistically controlled wafer fabrication process with a
continuous defect reduction process
• Individual wafer lot acceptance through process monitor
testing (includes radiation testing)
• The use of characterized and qualified packages
• A thorough product testing program based on MIL-PRF-38535
and MIL-STD 883.
Ordering Information
H
X
LVDS
R
Part Number
Source
H = Honeywell
G
Package Designation
G = 16 Pin Flat Pack
Part Type
Process
X = SOI CMOS
V
F
Total Dose Hardness
F = 3x105 rad (Si)
N = No Level Guaranteed (2)
Screen Level
V = QML V
W = QML Q+
E = Eng. Model (2)
(1) Orders may be faxed to 763-954-2051. Please contact our Customer Service Representative at 1-763-954-2474 for further information.
(2) Engineering Device Description: Parameters are tested -55°C to 125°C, 24 hour burn-in, no radiation guaranteed.
Standard Microcircuit Drawing
The HXLVDSR can be ordered under the SMD drawing 5962-07A03.
QCI Testing (1)
Classification
QCI Testing
QML Q+
No lot specific testing performed. (2)
QML V
Lot specific testing required in accordance with MIL-PRF-38535 Appendix B.
(1) QCI groups, subgroups and sample sizes are defined in MIL-PRF38535 and the Honeywell Quality Management Plan. Quarterly testing is done in accordance with the Honeywell QM Plan.
(2) If customer requires lot specific testing, the purchase order must indicate specific tests and sample sizes.
This product and related technical data is subject to the U.S. Department of State International Traffic in Arms Regulations (ITAR) 22 CFR 120-130 and may not be exported, as defined
by the ITAR, without the appropriate prior authorization from the Directorate of Defense Trade Controls, United States Department of State. Diversion contrary to U.S. export laws and
regulations is prohibited. This datasheet includes only basic marketing information on the function of the product and therefore is not considered technical data as defined in 22CFR 120.10.
Honeywell reserves the right to make changes to any products or technology herein to improve reliability, function or design. Honeywell does not assume any liability arising out of the
application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.
Find out more
To learn more about Honeywell’s radiation hardened
integrated circuit products and technologies, visit
www.honeywell.com/microelectronics.
Honeywell Aerospace
Honeywell
1944 E. Sky Harbor Circle
Phoenix, AZ 85034
Telephone: 1.800.601.3099
International: 602.365.3099
www.honeywell.com
N61-1003-000-000
June 2010
© 2010 Honeywell International Inc.