* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
Download Slides - EECG Toronto - University of Toronto
Oscilloscope wikipedia , lookup
Power electronics wikipedia , lookup
Integrating ADC wikipedia , lookup
Analog-to-digital converter wikipedia , lookup
Time-to-digital converter wikipedia , lookup
Radio transmitter design wikipedia , lookup
Transistor–transistor logic wikipedia , lookup
Switched-mode power supply wikipedia , lookup
Phase-locked loop wikipedia , lookup
Resistive opto-isolator wikipedia , lookup
Oscilloscope history wikipedia , lookup
Index of electronics articles wikipedia , lookup
Schmitt trigger wikipedia , lookup
Valve RF amplifier wikipedia , lookup
Wien bridge oscillator wikipedia , lookup
Current mirror wikipedia , lookup
Positive feedback wikipedia , lookup
Operational amplifier wikipedia , lookup
Regenerative circuit wikipedia , lookup
Rectiverter wikipedia , lookup
A 1-Tap 40-Gbps Decision Feedback Equalizer in a 0.18-mm SiGe BiCMOS Technology Adesh Garg, Anthony Chan Carusone and Sorin P. Voinigescu University of Toronto October 31st, 2005 CSICS Presentation 1 Motivation ■ ■ ■ Electrical equalization has been found to be an effective way to mitigate PMD limited fibre optical channels Linear equalizer can be paired with a decision feedback equalizer (DFE) to further extend the transmission range and/or increase the data rates State of the art ► FFE demonstrated at speeds over 40-Gbps in silicon ► DFE demonstrated only recently at speeds up to 10-Gbps in 0.13 mm CMOS as well as a 0.18 mm SiGe BiCMOS Goal: To design a 1-Tap DFE at 40-Gbps October 31st, 2005 CSICS Presentation 2 Architecture ■ Direct Feedback – filter processing in feedback path ► ● Look-ahead – parallel computation of filter ► Disadvantages: ● ■ Advantages: Multiple processing stages in feedback path Additional loading at summing node October 31st, 2005 CSICS Presentation ● ● Parallelism employed to remove processing in feedback path Limits loading on summing node 3 Architecture ■ ■ Implementation of the architecture requires considerable overhead within the clock distribution Clock path requires the highest bandwidth ► ► ■ October 31st, 2005 Difficult design Power intensive The retimers are replaced with slicers at the inputs of the selector to ease requirements on the clock distribution CSICS Presentation 4 Circuit Description October 31st, 2005 CSICS Presentation 5 Circuit Description: Broadband Front End ■ Shunt-Series Input Buffer (TIA) ► ► ► Shunt feedback allows for broadband frequency response while matching to 50 W Resistive degeneration (Series feedback) employed to further improve input linearity Allows low noise bias without significantly limiting bandwidth October 31st, 2005 CSICS Presentation 6 Circuit Description: Broadband Front End ■ Threshold adjustment functionality Input Transition is “strengthened” with variable threshold ► Allows detection of missed bits ► October 31st, 2005 CSICS Presentation Output 7 Circuit Description: Broadband Front End ■ Threshold Adjustment Buffer ► High Speed Buffer ● ► DC offset ● ► October 31st, 2005 CSICS Presentation linearity linear tuning with control voltage Adjust threshold up to 225mV 8 Circuit Description: Decision Selective Feedback ECL Master Slave Flip flop October 31st, 2005 CSICS Presentation 9 Circuit Description: Decision Selective Feedback ECL Selector October 31st, 2005 CSICS Presentation 10 Circuit Description: Decision Selective Feedback pd V (Cm Ccs Cint ) It (k C Ccs Cm Rb ) Rl C (1 Av)Cm Rl gm Design of critical path using sum of OCTC October 31st, 2005 CSICS Presentation 11 Circuit Description: Decision Selective Feedback pd V (Cm Ccs Cint ) It (k C Ccs Cm Rb ) Rl C (1 Av)Cm Rl gm Design of critical path using sum of OCTC 1. Minimize transistor time constants, by biasing at peak ft / fmax collector current density October 31st, 2005 CSICS Presentation 12 Circuit Description: Decision Selective Feedback pd V (Cm Ccs Cint ) It (k C Ccs Cm Rb ) Rl C (1 Av)Cm Rl gm Design of critical path using sum of OCTC 1. Minimize transistor time constants, by biasing at peak ft / fmax collector current density 2. Minimize the interconnect capacitance to tail current ratio through layout and by increasing collector current October 31st, 2005 CSICS Presentation 13 Circuit Description: Decision Selective Feedback pd V (Cm Ccs Cint ) It (k C Ccs Cm Rb ) Rl C (1 Av)Cm Rl gm Design of critical path using sum of OCTC 1. Minimize transistor time constants, by biasing at peak ft / fmax collector current density 2. Minimize the interconnect capacitance to tail current ratio through layout and by increasing collector current 3. Minimize voltage swing (or load resistor) October 31st, 2005 CSICS Presentation 14 DIE Photo 1. 2. 3. 4. 5. Broadband front end Slicers Decision selective feedback Output driver Clock Buffer October 31st, 2005 1 3 2 4 5 CSICS Presentation 15 Measurements: BERT 20-ft SMA cable ■ 20-ft SMA cable ► ■ 16 dB of attenuation at 5GHz Measurement Goal: Highest frequency BERT test possible at the University of Toronto October 31st, 2005 CSICS Presentation 20-ft SMA cable S21 16 Measurements: BERT 10-Gbps 20-ft SMA cable Input Eye – 20-ft SMA Cable Equalized Output Eye Jitterpp = 10.22ps; SNR = 13.13 Rise time = 18.7ps;Vpp = 290mV October 31st, 2005 CSICS Presentation 17 Measurements: 40-Gbps Large Signal Measurements October 31st, 2005 CSICS Presentation 18 Measurements: 40-Gbps Large Signal Measurements ■ 9-ft SMA cable ► ■ 17 dB of attenuation at 20GHz Measurement Goal: Prove error free functionality at 40-Gbps October 31st, 2005 CSICS Presentation 9-ft SMA cable S21 19 Measurements: 40-Gbps Large Signal Measurements Input Eye – 9-ft SMA Cable Equalized Output Eye Jitterpp = 5.11ps; SNR = 9.1 Rise time = 13.67ps;Vpp = 320mV October 31st, 2005 CSICS Presentation 20 Measurements: 40-Gbps Large Signal Measurements ■ ■ Manually verified 508-bit sequence (4x27-1 PRBS) via the waveform capture feature of oscilloscope Errors in middle waveform indicated by arrows October 31st, 2005 Reference DFE output a=0 DFE output a≠0 CSICS Presentation 21 Measurement Summary October 31st, 2005 Technology Jazz Semiconductor 0.18 mm SiGe BiCMOS Supply Voltage 3.3V Data Rate 40-Gbps Power Dissipation 760mW Broadband front end 95mW Slicers 160mW Decision Selective Feedback 225mW Output Driver 95mW Clock Path 185mW Return Loss < -10 dB up to 40 GHz Output Peak-to-Peak Jitter 5.11ps @ 40 Gbps Rise/Fall time 13.67/6 ps @ 40 Gbps Output Swing 324mV @ 40 Gbps Chip Size 1.5mm2 CSICS Presentation 22 Conclusion ■ Design 1-Tap look-ahead architecture ► Broadband up to 40-Gbps ► Broadband, linear, low noise input stage ► ■ Performance ► Demonstrated equalization of a 20-ft SMA cable at 10 Gbps ● ► ■ BER of less than 10-12 At 40-Gbps, the DFE equalized a 9-ft SMA cable with error free operation This is the first 40-Gbps DFE in silicon October 31st, 2005 CSICS Presentation 23 Acknowledgements ■ ■ ■ ■ NIT, OIT, CFI for test equipment NSERC, Gennum and Micronet for financial support Jazz Semiconductor for technology access CAD tools by the Canadian MicroelectronicsCorportation (CMC) October 31st, 2005 CSICS Presentation 24 Questions? October 31st, 2005 CSICS Presentation 25 Backup October 31st, 2005 CSICS Presentation 26 Fabrication ■ ■ Break out circuit of the broadband front end Linear measurements October 31st, 2005 CSICS Presentation 27 Measurements: S-Parameter Return Loss on High Frequency Ports October 31st, 2005 CSICS Presentation Broadband Front End S21 28 Measurements: Broadband Characterization October 31st, 2005 CSICS Presentation 29 Measurements: Broadband Characterization October 31st, 2005 CSICS Presentation 30 Measurements: BERT October 31st, 2005 CSICS Presentation 31 Measurements: 40-Gbps Large Signal Measurements October 31st, 2005 CSICS Presentation 32