Download Magnetic adder based on racetrack memory

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts
Transcript
www.pgembeddedsystems.com
A LOW-POWER ROBUST EASILY CASCADED PENTAMTJ-BASED
COMBINATIONAL AND SEQUENTIAL CIRCUITS
ABSTRACT:
Advanced computing systems embed spintronic devices to improve the
leakage performance of conventional CMOS systems. High speed, low power, and
infinite endurance are important properties of magnetic tunnel junction (MTJ), a
spintronic device, which assures its use in memories and logic circuits. This paper
presents a Penta MTJ-based logic gate, which provides easy cascading, selfreferencing, less voltage headroom problem in precharge sense amplifier and low
area overhead contrary to existing MTJ-based gates. Penta MTJ is used here
because it provides guaranteed disturbance free reading and increased tolerance to
process variations along with compatibility with CMOS process. The logic gate is
validated by simulation at the 45-nm technology node using a Verilog A model of
the Penta MTJ.
www.pgembeddedsystems.com
EXISTING SYSTEM:
Huda and Sheikholeslami proposed a novel PentaMTJ-based Spin Transfer
Torque-Magnetic Random Access Memory for disturbance free reading. We have
also presented a PentaMTJ-based Ternary Content Addressable Memory with less
delay and search power.
In the logic gate would require additional circuitry to convert the voltage signals to
the current signal of sufficient magnitude for writing the MTJ of the subsequent
stage leading to an increase in delay, power consumption, and area.
The dual properties of MTJ, namely, processing and storage, help to reduce the
memory and interconnect delay/power needed to store the processed data back into
memory. Although reported magnetic logic gates help in reducing power and delay
but they have many drawbacks.
PROPOSED SYSTEM:
 It describes the PentaMTJ and logic in memory architecture.

It covers the design of three basic logic gates and implementation of
XOR/XNOR along with simulation result to validate its functionality.

It discusses the cascading of logic gate with the help of a 3-bit Gray counter
as an example and also its simulation results.
 computes the energy and delay in writing and sensing
www.pgembeddedsystems.com
LITERATURE SURVEY:
TITLE NAME: “Recent developments in magnetic tunnel junction MRAM,”
AUTHOR NAME: S. Tehrani et al.,
We summarize our progress on Magnetoresistive Random Access Memory
(MRAM) based on Magnetic Tunnel Junctions (MTJ). We have demonstrated MTJ
material in the 1-1000 kΩ-μm2 range with MR values above 40%. The switching
characteristics are mainly governed by the magnetic shape anisotropy that arises
from the element boundaries. The switching repeatability, as well as hard axis
selectability, are shown to be dependent on both shape and aspect ratio. MTJ
memory elements were successfully integrated with 0.6 μm CMOS technology,
achieving read and program address access times of 14 ns in a 256×2 MRAM.
TITLE NAME: “Magnetoelectronics,”
AUTHOR NAME: G. A. Prinz,
An approach to electronics is emerging that is based on the up or down spin of the
carriers rather than on electrons or holes as in traditional semiconductor
electronics. The physical basis for the observed effects is presented, and the initial
successful applications of this technology for information storage are reviewed.
Additional opportunities for the exploitation of this technology, which are
currently under study, are described.
www.pgembeddedsystems.com
TITLE NAME: “Magnetically engineered spintronic sensors and memory,”
AUTHOR NAME: S. Parkin, X. Jiang, C. Kaiser, A. Panchula, K. Roche, and
M. Samant,
The discovery of enhanced magnet oresistance and oscillatory interlayer exchange
coupling in transition metal multi layers just over a decade ago has enabled the
development of new classes of magnetically engineered magnetic thin-film
materials suitable for advanced magnetic sensors and magnetic random access
memories. Magnetic sensors based on spin-valve giant magneto resistive (GMR)
sandwiches with artificial anti ferro magnetic reference layers have resulted in
enormous increases in the storage capacity of magnetic hard disk drives. The
unique properties of magnetic tunnel junction (MTJ) devices has led to the
development of an advanced high performance nonvolatile magnet random access
memory with density approaching that of dynamic random-access memory (RAM)
and read-write speeds comparable to static RAM. Both GMR and MTJ devices are
examples of spintronic materials in which the flow of spin-polarized electrons is
manipulated by controlling, via magnetic fields, the orientation of magnetic
moments in inhomogeneous magnetic thin film systems.
www.pgembeddedsystems.com
TITLE NAME: “Interconnect design for subthreshold circuits,”
AUTHOR NAME: S. D. Pable and M. Hasan,
Designing ultralow-power (ULP) efficient very large scale integration
digital circuits have received widespread attention due to the rapid growth of
portable applications. Device operating in subthreshold region has a strong
potential toward satisfying the ULP conditions of portable systems. This paper
mainly investigated and compared the performance of single-wall carbon nanotube
(SWCNT), Cu, and mixed CNT bundle interconnects for different interconnect
lengths and biasing levels under subthreshold conditions. It proposes that
individual SWCNT can be used for short and intermediate length interconnects at
different bias points in the subthreshold region due to less critical interconnect
resistance contrary to superthreshold region.
TITLE NAME: “Magnetic adder based on racetrack memory,”
AUTHOR NAME: H.-P. Trinh, W. Zhao, J.-O. Klein, Y. Zhang
D.
Ravelsona, and C. Chappert,
The miniaturization of integrated circuits based on complementary metal
oxide semiconductor (CMOS) technology meets a significant slowdown in this
decade due to several technological and scientific difficulties.
www.pgembeddedsystems.com
Spintronic devices such as magnetic tunnel junction (MTJ) nanopillar
become one of the most promising candidates for the next generation of memory
and logic chips thanks to their non-volatility, infinite endurance, and high density.
A magnetic processor based on spintronic devices is then expected to overcome the
issue of increasing standby power due to leakage currents and high dynamic power
dedicated to data moving. For the purpose of fabricating such a non-volatile
magnetic processor, a new design of multi-bit magnetic adder (MA)-the basic
element of arithmetic/logic unit for any processor-whose input and output data are
stored in perpendicular magnetic anisotropy (PMA) domain wall (DW) racetrack
memory (RM)-is presented in this paper. The proposed multi-bit MA circuit
promises nearly zero standby power, instant ON/OFF capability, and smaller die
area.
SOFTWARE REQUIREMENTS:
 Xilinx ISE Design Suite 13.1
 Cadence-RTL Complier
 Cadence- encounter
www.pgembeddedsystems.com
REFERENCES:
[1] S. Tehrani et al., “Recent developments in magnetic tunnel junction MRAM,”
IEEE Trans. Magn., vol. 36, no. 5, pp. 2752–2757, Sep. 2000.
[2] G. A. Prinz, “Magnetoelectronics,” Science, vol. 282, pp. 1660–1663, Nov.
1998.
[3] ERD. (2011). International Roadmap for Semiconductor (ITRS). [Online].
Available: http://www.itrs.net/Links/2011ITRS/Home2011.htm
[4] S. Parkin, X. Jiang, C. Kaiser, A. Panchula, K. Roche, and M. Samant,
“Magnetically engineered spintronic sensors and memory,” Proc. IEEE, vol. 91,
no. 5, pp. 661–680, May 2003.
[5] S. A. Wolf et al., “Spintronics: A spin-based electronics vision for the future,”
Science, vol. 294, no. 5546, pp. 1488–1495, 2001.
[6] C. Chappert, A. Fert, and F. N. Van Dau, “The emergence of spin electronics in
data storage,” Nature Mater., vol. 6, no. 11, pp. 813–823, Nov. 2007.
[7] S. D. Pable and M. Hasan, “Interconnect design for subthreshold circuits,”
IEEE Trans. Nanotechnol., vol. 11, no. 3, pp. 633–639, May 2012.
www.pgembeddedsystems.com
[8] H.-P. Trinh, W. Zhao, J.-O. Klein, Y. Zhang, D. Ravelsona, and C. Chappert,
“Magnetic adder based on racetrack memory,” IEEE Trans. Circuits Syst. I, Reg.
Papers, vol. 60, no. 6, pp. 1469–1477, Jun. 2013.
[9] S. Lee, N. Kim, H. Yang, G. Lee, S. Lee, and H. Shin, “The 3-bit gray counter
based on magnetic-tunnel-junction elements,” IEEE Trans. Magn., vol. 43, no. 6,
pp. 2677–2679, Jun. 2007.
[10] A. Lyle et al., “Magnetic tunnel junction logic architecture for realization of
simultaneous computation and communication,” IEEE Trans. Magn., vol. 47, no.
10, pp. 2970–2973, Oct. 2011.
[11] J. S. Friedman, N. Rangaraju, Y. I. Ismail, and B. W. Wessels, “A spin-diode
logic family,” IEEE Trans. Nanotechnol., vol. 11, no. 5, pp. 1026–1032, Sep. 2012.
[12] P. Horowitz and W. Hill, The Art of Electronics. Cambridge, U.K.:
Cambridge Univ. Press, 1989.
[13] S. Huda and A. Sheikholeslami, “A novel STT-MRAM cell with disturbancefree read operation,” IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 60, no. 6, pp.
1534–1547, Jun. 2013.