* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
Download Slide 3 CMOS VLSI Design
Survey
Document related concepts
Transcript
VLSI design Lecture 1: MOS Transistor Theory Outline Introduction MOS Capacitor nMOS I-V Characteristics pMOS I-V Characteristics 3: CMOS Transistor Theory CMOS VLSI Design Slide 2 Introduction Treatment of transistors as something beyond ideal switches An ON transistor passes a finite amount of current – Depends on terminal voltages – Derive current-voltage (I-V) relationships Transistor gate, source, drain all have capacitance – I = C (DV/Dt) -> Dt = (C/I) DV – Capacitance and current determine speed 3: CMOS Transistor Theory CMOS VLSI Design Slide 3 MOS Capacitor Gate and body form MOS capacitor Operating modes – Accumulation – Depletion – Inversion Vg < 0 + - polysilicon gate silicon dioxide insulator p-type body (a) 0 < V g < Vt + - depletion region (b) V g > Vt + - inversion region depletion region (c) 3: CMOS Transistor Theory CMOS VLSI Design Slide 4 Terminal Voltages Vg Mode of operation depends on Vg, Vd, Vs + + – Vgs = Vg – Vs Vgs Vgd – Vgd = Vg – Vd Vs Vd – Vds = Vd – Vs = Vgs - Vgd + Vds Source and drain are symmetric diffusion terminals – By convention, source is terminal at lower voltage – Hence Vds 0 nMOS body is grounded. First assume source is 0 too. Three regions of operation – Cutoff – Linear – Saturation 3: CMOS Transistor Theory CMOS VLSI Design Slide 5 nMOS Cutoff No channel Ids = 0 Vgs = 0 + - g + - s d n+ n+ Vgd p-type body b 3: CMOS Transistor Theory CMOS VLSI Design Slide 6 nMOS Linear Channel forms Current flows from d to s – e- from s to d Ids increases with Vds Similar to linear resistor Vgs > Vt + - g + - s d n+ n+ Vgd = Vgs Vds = 0 p-type body b Vgs > Vt + - g s + d n+ n+ Vgs > Vgd > Vt Ids 0 < Vds < Vgs-Vt p-type body b 3: CMOS Transistor Theory CMOS VLSI Design Slide 7 nMOS Saturation Channel pinches off Ids independent of Vds We say current saturates Similar to current source Vgs > Vt + - g + - Vgd < Vt d Ids s n+ n+ Vds > Vgs-Vt p-type body b 3: CMOS Transistor Theory CMOS VLSI Design Slide 8 I-V Characteristics In Linear region, Ids depends on – How much charge is in the channel? – How fast is the charge moving? 3: CMOS Transistor Theory CMOS VLSI Design Slide 9 Channel Charge MOS structure looks like parallel plate capacitor while operating in inversion – Gate – oxide – channel Qchannel = gate Vg polysilicon gate W tox n+ L n+ SiO2 gate oxide (good insulator, ox = 3.9) + + Cg Vgd drain source Vgs Vs Vd channel + n+ n+ Vds p-type body p-type body 3: CMOS Transistor Theory CMOS VLSI Design Slide 10 Channel Charge MOS structure looks like parallel plate capacitor while operating in inversion – Gate – oxide – channel Qchannel = CV C= gate Vg polysilicon gate W tox n+ L n+ SiO2 gate oxide (good insulator, ox = 3.9) + + Cg Vgd drain source Vgs Vs Vd channel + n+ n+ Vds p-type body p-type body 3: CMOS Transistor Theory CMOS VLSI Design Slide 11 Channel Charge MOS structure looks like parallel plate capacitor while operating in inversion – Gate – oxide – channel Qchannel = CV Cox = ox / tox C = Cg = oxWL/tox = CoxWL V= gate Vg polysilicon gate W tox n+ L n+ SiO2 gate oxide (good insulator, ox = 3.9) + + Cg Vgd drain source Vgs Vs Vd channel + n+ n+ Vds p-type body p-type body 3: CMOS Transistor Theory CMOS VLSI Design Slide 12 Channel Charge MOS structure looks like parallel plate capacitor while operating in inversion – Gate – oxide – channel Qchannel = CV Cox = ox / tox C = Cg = oxWL/tox = CoxWL V = Vgc – Vt = (Vgs – Vds/2) – Vt gate Vg polysilicon gate W tox n+ L n+ SiO2 gate oxide (good insulator, ox = 3.9) + + Cg Vgd drain source Vgs Vs Vd channel + n+ n+ Vds p-type body p-type body 3: CMOS Transistor Theory CMOS VLSI Design Slide 13 Carrier velocity Charge is carried by e Carrier velocity v proportional to lateral E-field between source and drain v= 3: CMOS Transistor Theory CMOS VLSI Design Slide 14 Carrier velocity Charge is carried by e Carrier velocity v proportional to lateral E-field between source and drain v = mE m called mobility E= 3: CMOS Transistor Theory CMOS VLSI Design Slide 15 Carrier velocity Charge is carried by e Carrier velocity v proportional to lateral E-field between source and drain v = mE m called mobility E = Vds/L Time for carrier to cross channel: – t= 3: CMOS Transistor Theory CMOS VLSI Design Slide 16 Carrier velocity Charge is carried by e Carrier velocity v proportional to lateral E-field between source and drain v = mE m called mobility E = Vds/L Time for carrier to cross channel: – t=L/v 3: CMOS Transistor Theory CMOS VLSI Design Slide 17 nMOS Linear I-V Now we know – How much charge Qchannel is in the channel – How much time t each carrier takes to cross I ds 3: CMOS Transistor Theory CMOS VLSI Design Slide 18 nMOS Linear I-V Now we know – How much charge Qchannel is in the channel – How much time t each carrier takes to cross Qchannel I ds t 3: CMOS Transistor Theory CMOS VLSI Design Slide 19 nMOS Linear I-V Now we know – How much charge Qchannel is in the channel – How much time t each carrier takes to cross Qchannel I ds t W mCox L V V Vds gs t 2 V Vgs Vt ds Vds 2 3: CMOS Transistor Theory V ds CMOS VLSI Design W = mCox L Slide 20 nMOS Saturation I-V If Vgd < Vt, channel pinches off near drain – When Vds > Vdsat = Vgs – Vt Now drain voltage no longer increases current I ds 3: CMOS Transistor Theory CMOS VLSI Design Slide 21 nMOS Saturation I-V If Vgd < Vt, channel pinches off near drain – When Vds > Vdsat = Vgs – Vt Now drain voltage no longer increases current V I ds Vgs Vt dsat Vdsat 2 3: CMOS Transistor Theory CMOS VLSI Design Slide 22 nMOS Saturation I-V If Vgd < Vt, channel pinches off near drain – When Vds > Vdsat = Vgs – Vt Now drain voltage no longer increases current Vdsat I ds Vgs Vt 2 V 2 gs Vt 3: CMOS Transistor Theory V dsat 2 CMOS VLSI Design Slide 23 nMOS I-V Summary Shockley 1st order transistor models 0 Vds I ds Vgs Vt 2 2 Vgs Vt 2 3: CMOS Transistor Theory Vgs Vt V V V ds ds dsat Vds Vdsat CMOS VLSI Design cutoff linear saturation Slide 24 Example Vgs = 5 Vgs = 4 Ids (mA) 0.6 mm process (Example) – From AMI Semiconductor – tox = 100 Å 2.5 – m = 350 cm2/V*s 2 – Vt = 0.7 V 1.5 Plot Ids vs. Vds 1 – Vgs = 0, 1, 2, 3, 4, 5 0.5 – Use W/L = 4/2 l 0 0 3.9 8.85 1014 W W W mCox 350 120 m A /V 2 8 L L 100 10 L 3: CMOS Transistor Theory CMOS VLSI Design Vgs = 3 Vgs = 2 Vgs = 1 1 2 3 4 5 Vds Slide 25 pMOS I-V All dopings and voltages are inverted for pMOS Mobility mp is determined by holes – Typically 2-3x lower than that of electrons mn – 120 cm2/V*s in AMI 0.6 mm process Thus pMOS must be wider to provide same current – In this class, assume mn / mp = 2 3: CMOS Transistor Theory CMOS VLSI Design Slide 26