Download FDMS3615S PowerTrench Power Stage

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts

Power factor wikipedia , lookup

Audio power wikipedia , lookup

Electrification wikipedia , lookup

Immunity-aware programming wikipedia , lookup

Thermal runaway wikipedia , lookup

Variable-frequency drive wikipedia , lookup

Power over Ethernet wikipedia , lookup

Electrical ballast wikipedia , lookup

Electric power system wikipedia , lookup

Electrical substation wikipedia , lookup

Ohm's law wikipedia , lookup

Islanding wikipedia , lookup

Power inverter wikipedia , lookup

Three-phase electric power wikipedia , lookup

Power engineering wikipedia , lookup

Voltage regulator wikipedia , lookup

Resistive opto-isolator wikipedia , lookup

Pulse-width modulation wikipedia , lookup

History of electric power transmission wikipedia , lookup

Diode wikipedia , lookup

Rectifier wikipedia , lookup

Distribution management system wikipedia , lookup

Metadyne wikipedia , lookup

Current source wikipedia , lookup

Transistor wikipedia , lookup

Stray voltage wikipedia , lookup

Surge protector wikipedia , lookup

TRIAC wikipedia , lookup

Voltage optimisation wikipedia , lookup

Power electronics wikipedia , lookup

Opto-isolator wikipedia , lookup

P–n diode wikipedia , lookup

Switched-mode power supply wikipedia , lookup

Mains electricity wikipedia , lookup

Alternating current wikipedia , lookup

Buck converter wikipedia , lookup

Transcript
FDMS3615S
PowerTrench® Power Stage
25V Asymmetric Dual N-Channel MOSFET
Features
General Description
Q1: N-Channel
This device includes two specialized N-Channel MOSFETs in a
„ Max rDS(on) = 5.8 mΩ at VGS = 10 V, ID = 16 A
dual PQFN package. The switch node has been internally
„ Max rDS(on) = 8.3 mΩ at VGS = 4.5 V, ID = 13 A
connected to enable easy placement and routing of synchronous
buck converters. The control MOSFET (Q1) and synchronous
Q2: N-Channel
SyncFET (Q2) have been designed to provide optimal power
„ Max rDS(on) = 3.4 mΩ at VGS = 10 V, ID = 18 A
efficiency.
„ Max rDS(on) = 4.6 mΩ at VGS = 4.5 V, ID = 15 A
Applications
„ Low inductance packaging shortens rise/fall times, resulting in
lower switching losses
„ Computing
„ MOSFET integration enables optimum layout for lower circuit
inductance and reduced switch node ringing
„ Communications
„ RoHS Compliant
„ General Purpose Point of Load
„ Notebook VCORE
„ Server
G1
Pin 1
D1
D1
D1
D1
PHASE
(S1/D2)
G2
S2
S2
S2
Bottom
Power 56
Top
S2
5
S2
6
S2
7
G2
8
Q2
4 D1
PHASE
3 D1
2 D1
1 G1
Q1
MOSFET Maximum Ratings TA = 25°C unless otherwise noted
Symbol
VDS
Drain to Source Voltage
Parameter
VGS
Gate to Source Voltage
Drain Current
ID
TJ, TSTG
Units
V
V
(Note 3)
±20
±20
TC = 25 °C
23
18
-Continuous (Silicon limited)
TC = 25 °C
89
88
-Continuous
TA = 25 °C
161a
181b
-Pulsed
PD
Q2
25
-Continuous (Package limited)
Single Pulse Avalanche Energy
EAS
Q1
25
45
36
384
985
A
mJ
Power Dissipation for Single Operation
TA = 25°C
2.31a
2.31b
Power Dissipation for Single Operation
TA = 25°C
1.01c
1.01d
Operating and Storage Junction Temperature Range
-55 to +150
W
°C
Thermal Characteristics
RθJA
RθJA
Thermal Resistance, Junction to Ambient
551a
551b
Thermal Resistance, Junction to Ambient
1251c
1251d
°C/W
Package Marking and Ordering Information
Device Marking
Y8OA
K10OC
Device
Package
Reel Size
Tape Width
Quantity
FDMS3615S
Power 56
13 ”
12 mm
3000 units
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
1
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
August 2011
Symbol
Parameter
Test Conditions
Type
Min
25
25
Typ
Max
Units
Off Characteristics
BVDSS
Drain to Source Breakdown Voltage
ID = 250 μA, VGS = 0 V
ID = 1 mA, VGS = 0 V
Q1
Q2
ΔBVDSS
ΔTJ
Breakdown Voltage Temperature
Coefficient
ID = 250 μA, referenced to 25°C
ID = 10 mA, referenced to 25°C
Q1
Q2
IDSS
Zero Gate Voltage Drain Current
VDS = 20 V, VGS = 0 V
Q1
Q2
1
500
μA
IGSS
Gate to Source Leakage Current
VGS = 20 V, VDS = 0 V
Q1
Q2
100
100
nA
nA
2.5
2.5
V
V
18
16
mV/°C
On Characteristics
VGS(th)
Gate to Source Threshold Voltage
VGS = VDS, ID = 250 μA
VGS = VDS, ID = 1 mA
Q1
Q2
ΔVGS(th)
ΔTJ
Gate to Source Threshold Voltage
Temperature Coefficient
ID = 250 μA, referenced to 25°C
ID = 10 mA, referenced to 25°C
Q1
Q2
-5
-6
VGS = 10 V, ID = 16 A
VGS = 4.5 V, ID = 13 A
VGS = 10 V, ID = 16 A, TJ = 125°C
Q1
4.8
6.9
6.6
5.8
8.3
7.9
VGS = 10 V, ID = 18 A
VGS = 4.5 V, ID = 15 A
VGS = 10 V, ID = 18 A, TJ = 125°C
Q2
2.5
3.6
3.4
3.4
4.6
4.1
VDD = 5 V, ID = 16 A
VDD = 5 V, ID = 18 A
Q1
Q2
63
84
Q1:
VDS = 13 V, VGS = 0 V, f = 1 MHZ
Q1
Q2
1326
2175
1765
2895
pF
Q1
Q2
342
574
455
765
pF
Q1
Q2
78
118
115
180
pF
0.9
1.0
2.9
3.2
Ω
Q1
Q2
7.7
9.5
15
19
ns
Q1
Q2
1.7
3
10
10
ns
Q1
Q2
19
24
34
49
ns
Q1
Q2
1.4
2.2
10
10
ns
Q1
Q2
19
31
27
43
nC
Q1
Q2
9
14
13
20
nC
Q1
Q2
3.6
5.7
nC
Q1
Q2
2.4
3.7
nC
rDS(on)
gFS
Static Drain to Source On Resistance
Forward Transconductance
1.2
1.2
1.7
1.8
mV/°C
mΩ
S
Dynamic Characteristics
Ciss
Input Capacitance
Coss
Output Capacitance
Crss
Reverse Transfer Capacitance
Rg
Gate Resistance
Q2:
VDS = 13 V, VGS = 0 V, f = 1 MHZ
Q1
Q2
0.2
0.2
Switching Characteristics
td(on)
Turn-On Delay Time
tr
Rise Time
td(off)
Turn-Off Delay Time
tf
Fall Time
Qg(TOT)
Total Gate Charge
Qg(TOT)
Total Gate Charge
Qgs
Gate to Source Charge
Qgd
Gate to Drain “Miller” Charge
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
Q1
VDD = 13 V, ID = 16 A, RGEN = 6 Ω
Q2
VDD = 13 V, ID = 18 A, RGEN = 6 Ω
VGS = 0V to 10 V
Q1
VDD = 13 V,
VGS = 0V to 4.5 V ID = 16 A
Q2
VDD = 13 V,
ID = 18 A
2
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Electrical Characteristics TJ = 25°C unless otherwise noted
Symbol
Parameter
Test Conditions
Type
Min
Typ
Max
Units
Q1
Q2
0.8
0.8
1.2
1.2
V
Q1
Q2
19
24
34
38
ns
Q1
Q2
6
19
12
35
nC
Drain-Source Diode Characteristics
VSD
Source-Drain Diode Forward Voltage
trr
Reverse Recovery Time
Qrr
Reverse Recovery Charge
VGS = 0 V, IS = 16 A
VGS = 0 V, IS = 18 A
(Note 2)
(Note 2)
Q1
IF = 16 A, di/dt = 100 A/s
Q2
IF = 18 A, di/dt = 300 A/s
Notes:
1. RθJA is determined with the device mounted on a 1 in2 pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. RθJC is guaranteed by design while RθCA is determined
by the user's board design.
b. 55 °C/W when mounted on
a 1 in2 pad of 2 oz copper
a. 55 °C/W when mounted on
a 1 in2 pad of 2 oz copper
c. 125 °C/W when mounted on a
minimum pad of 2 oz copper
d. 125 °C/W when mounted on a
minimum pad of 2 oz copper
2. Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.
3. As an N-ch device, the negative Vgs rating is for low duty cycle pulse ocurrence only. No continuous rating is implied.
4. EAS of 38 mJ is based on starting TJ = 25 oC; N-ch: L = 0.3 mH, IAS = 16 A, VDD = 23 V, VGS = 10 V. 100% test at L= 0.3 mH, IAS = 14.6 A.
5. EAS of 98 mJ is based on starting TJ = 25 oC; N-ch: L = 1 mH, IAS = 14 A, VDD = 23 V, VGS = 10 V. 100% test at L= 0.3 mH, IAS = 21 A.
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
3
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Electrical Characteristics TJ = 25°C unless otherwise noted
45
8
NORMALIZED
DRAIN TO SOURCE ON-RESISTANCE
ID, DRAIN CURRENT (A)
VGS = 4 V
36
VGS = 3.5 V
27
VGS = 10 V
VGS = 6 V
18
VGS = 3 V
9
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
0
0.0
0.5
1.0
6
4
VGS = 3.5 V
VGS = 4 V
2
1.5
0
9
rDS(on), DRAIN TO
1.0
0.8
-25
0
25
50
75
SOURCE ON-RESISTANCE (mΩ)
NORMALIZED
DRAIN TO SOURCE ON-RESISTANCE
45
25
ID = 16 A
20
15
TJ = 125 oC
10
5
TJ = 25 oC
0
100 125 150
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
2
TJ, JUNCTION TEMPERATURE (oC)
4
6
8
VGS, GATE TO SOURCE VOLTAGE (V)
Figure 3. Normalized On Resistance
vs Junction Temperature
Figure 4. On-Resistance vs Gate to
Source Voltage
45
50
IS, REVERSE DRAIN CURRENT (A)
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
ID, DRAIN CURRENT (A)
36
30
ID = 16 A
VGS = 10 V
1.2
36
VDS = 5 V
27
TJ = 150 oC
18
TJ = 25 oC
TJ = -55 oC
9
0
27
Figure 2. Normalized On-Resistance
vs Drain Current and Gate Voltage
1.6
-50
18
ID, DRAIN CURRENT (A)
Figure 1. On Region Characteristics
0.6
-75
VGS = 10 V
VGS = 6 V
0
VDS, DRAIN TO SOURCE VOLTAGE (V)
1.4
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
VGS = 3 V
1
2
3
TJ = 150 oC
1
TJ = 25 oC
0.1
TJ = -55 oC
0.01
0.001
0.0
4
VGS, GATE TO SOURCE VOLTAGE (V)
0.2
0.4
0.6
0.8
1.0
1.2
VSD, BODY DIODE FORWARD VOLTAGE (V)
Figure 5. Transfer Characteristics
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
VGS = 0 V
10
Figure 6. Source to Drain Diode
Forward Voltage vs Source Current
4
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Typical Characteristics (Q1 N-Channel) TJ = 25°C unless otherwise noted
3000
ID = 16 A
Ciss
8
CAPACITANCE (pF)
VGS, GATE TO SOURCE VOLTAGE (V)
10
VDD = 10 V
6
VDD = 13 V
4
VDD = 16 V
2
1000
Coss
Crss
100
0
0
5
10
15
f = 1 MHz
VGS = 0 V
50
0.1
20
1
10
25
VDS, DRAIN TO SOURCE VOLTAGE (V)
Qg, GATE CHARGE (nC)
Figure 7. Gate Charge Characteristics
Figure 8. Capacitance vs Drain
to Source Voltage
20
20
o
10
ID, DRAIN CURRENT (A)
IAS, AVALANCHE CURRENT (A)
RθJA = 55 C/W
TJ = 25 oC
TJ = 100 oC
TJ = 125 oC
1
0.001
0.01
0.1
1
10
15
VGS = 10 V
10
Limited by Package
VGS = 4.5 V
5
0
25
100
50
125
150
Figure 10. Maximum Continuous Drain
Current vs Ambient Temperature
100
P(PK), PEAK TRANSIENT POWER (W)
1000
100 μs
ID, DRAIN CURRENT (A)
100
o
Figure 9. Unclamped Inductive
Switching Capability
10
1 ms
10 ms
1
0.1
75
TA, AMBIENT TEMPERATURE ( C)
tAV, TIME IN AVALANCHE (ms)
THIS AREA IS
LIMITED BY rDS(on)
100 ms
1s
SINGLE PULSE
TJ = MAX RATED
10s
RθJA = 125 oC/W
DC
TA = 25 oC
0.01
0.01
0.1
1
10
100200
VDS, DRAIN to SOURCE VOLTAGE (V)
o
RθJA = 125 C/W
100
10
1
0.5
-4
10
-3
10
-2
10
-1
10
1
10
100
1000
t, PULSE WIDTH (sec)
Figure 11. Forward Bias Safe
Operating Area
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
SINGLE PULSE
Figure 12. Single Pulse Maximum
Power Dissipation
5
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Typical Characteristics (Q1 N-Channel) TJ = 25°C unless otherwise noted
2
DUTY CYCLE-DESCENDING ORDER
NORMALIZED THERMAL
IMPEDANCE, ZθJA
1
0.1
D = 0.5
0.2
0.1
0.05
0.02
0.01
PDM
t1
SINGLE PULSE
0.01
t2
o
RθJA = 125 C/W
NOTES:
DUTY FACTOR: D = t1/t2
PEAK TJ = PDM x ZθJA x RθJA + TA
(Note 1b)
0.001 -4
10
-3
10
-2
10
-1
10
1
10
100
1000
t, RECTANGULAR PULSE DURATION (sec)
Figure 13. Junction-to-Ambient Transient Thermal Response Curve
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
6
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Typical Characteristics (Q1 N-Channel) TJ = 25°C unless otherwise noted
36
8
VGS = 4 V
VGS = 3.5 V
27
NORMALIZED
DRAIN TO SOURCE ON-RESISTANCE
ID, DRAIN CURRENT (A)
VGS = 10 V
VGS = 5.5 V
VGS = 3 V
18
9
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
0
0.0
0.5
1.0
VGS = 3 V
6
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
4
VGS = 3.5 V
2
VGS = 4 V
0
1.5
0
9
Figure 14. On-Region Characteristics
27
36
Figure 15. Normalized on-Resistance vs Drain
Current and Gate Voltage
1.6
15
ID = 18 A
VGS = 10 V
rDS(on), DRAIN TO
1.4
1.2
1.0
0.8
0.6
-75
-50
SOURCE ON-RESISTANCE (mΩ)
NORMALIZED
DRAIN TO SOURCE ON-RESISTANCE
18
ID, DRAIN CURRENT (A)
VDS, DRAIN TO SOURCE VOLTAGE (V)
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
12
ID = 18 A
9
TJ = 125 oC
6
3
TJ = 25 oC
0
-25
0
25 50 75 100 125 150
TJ, JUNCTION TEMPERATURE (oC)
2
4
6
8
VGS, GATE TO SOURCE VOLTAGE (V)
Figure 17. On-Resistance vs Gate to
Source Voltage
Figure 16. Normalized On-Resistance
vs Junction Temperature
36
50
IS, REVERSE DRAIN CURRENT (A)
PULSE DURATION = 80 μs
DUTY CYCLE = 0.5% MAX
ID, DRAIN CURRENT (A)
VGS = 10 V
VGS = 5.5 V
27
VDS = 5 V
TJ = 150 oC
18
TJ = 25
oC
TJ = -55 oC
9
0
1.0
1.5
2.0
2.5
3.0
TJ = 125 oC
1
TJ = 25 oC
0.1
TJ = -55 oC
0.01
0.001
0.0
3.5
VGS, GATE TO SOURCE VOLTAGE (V)
0.2
0.4
0.6
0.8
1.0
VSD, BODY DIODE FORWARD VOLTAGE (V)
Figure 18. Transfer Characteristics
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
VGS = 0 V
10
Figure 19. Source to Drain Diode
Forward Voltage vs Source Current
7
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Typical Characteristics (Q2 N-Channel) TJ = 25 °C unless otherwise noted
3000
ID = 18 A
Ciss
8
CAPACITANCE (pF)
VGS, GATE TO SOURCE VOLTAGE (V)
10
VDD = 10 V
6
VDD = 13 V
VDD = 16 V
4
1000
2
Coss
100
0
0
8
16
24
f = 1 MHz
VGS = 0 V
Crss
50
0.1
32
1
10
25
VDS, DRAIN TO SOURCE VOLTAGE (V)
Qg, GATE CHARGE (nC)
Figure 21. Capacitance vs Drain
to Source Voltage
Figure 20. Gate Charge Characteristics
20
30
o
ID, DRAIN CURRENT (A)
IAS, AVALANCHE CURRENT (A)
RθJA = 55 C/W
TJ = 25 oC
10
TJ = 100 oC
TJ = 125 oC
1
0.001
0.01
0.1
1
10
15
VGS = 10 V
10
VGS = 4.5 V
5
0
25
100200
50
125
150
Figure 23. Maximum Continuous Drain
Current vs Ambient Temperature
100
10000
10
P(PK), PEAK TRANSIENT POWER (W)
ID, DRAIN CURRENT (A)
100
o
Figure 22. Unclamped Inductive
Switching Capability
1 ms
10 ms
1
0.1
75
TA, AMBIENT TEMPERATURE ( C)
tAV, TIME IN AVALANCHE (ms)
THIS AREA IS
LIMITED BY rDS(on)
100 ms
1s
SINGLE PULSE
TJ = MAX RATED
10s
o
RθJA = 125 C/W
DC
TA = 25 oC
0.01
0.01
0.1
1
10
100200
VDS, DRAIN to SOURCE VOLTAGE (V)
o
RθJA = 125 C/W
1000
100
10
1
0.5
-4
10
-3
10
-2
10
-1
10
1
10
100
1000
t, PULSE WIDTH (sec)
Figure 24. Forward Bias Safe
Operating Area
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
SINGLE PULSE
Figure 25. Single Pulse Maximum Power
Dissipation
8
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Typical Characteristics (Q2 N-Channel) TJ = 25°C unless otherwise noted
NORMALIZED THERMAL
IMPEDANCE, ZθJA
2
1
0.1
0.01
DUTY CYCLE-DESCENDING ORDER
D = 0.5
0.2
0.1
0.05
0.02
0.01
PDM
t1
SINGLE PULSE
t2
o
RθJA = 125 C/W
0.001
NOTES:
DUTY FACTOR: D = t1/t2
PEAK TJ = PDM x ZθJA x RθJA + TA
(Note 1b)
0.0001 -4
10
-3
10
-2
10
-1
10
1
10
100
1000
t, RECTANGULAR PULSE DURATION (sec)
Figure 26. Junction-to-Ambient Transient Thermal Response Curve
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
9
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Typical Characteristics (Q2 N-Channel) TJ = 25 °C unless otherwise noted
SyncFET Schottky body diode
Characteristics
Schottky barrier diodes exhibit significant leakage at high
temperature and high reverse voltage. This will increase the
power in the device.
Fairchild’s SyncFET process embeds a Schottky diode in parallel
with PowerTrench MOSFET. This diode exhibits similar
characteristics to a discrete external Schottky diode in parallel
with a MOSFET. Figure 27 shows the reverse recovery
characteristic of the FDMS3615S.
20
IDSS, REVERSE LEAKAGE CURRENT (A)
-2
CURRENT (A)
15
di/dt = 300 A/μs
10
5
0
-5
0
50
100
150
200
TIME (ns)
TJ = 125 oC
-3
10
TJ = 100 oC
-4
10
-5
10
TJ = 25 oC
-6
10
0
5
10
15
20
25
VDS, REVERSE VOLTAGE (V)
Figure 27. FDMS3615S SyncFET body
diode reverse recovery characteristic
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
10
Figure 28. SyncFET body diode reverse
leakage versus drain-source voltage
10
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Typical Characteristics (continued)
1. Switch Node Ringing Suppression
Fairchild’s Power Stage products incorporate a proprietary design* that minimizes the peak overshoot, ringing voltage on the switch
node (PHASE) without the need of any external snubbing components in a buck converter. As shown in the figure 29, the Power Stage
solution rings significantly less than competitor solutions under the same set of test conditions.
Competitors solution
Power Stage Device
Figure 29. Power Stage phase node rising edge, High Side Turn on
*Patent Pending
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
11
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Application Information
FDMS3615S PowerTrench® Power Stage
Figure 30. Shows the Power Stage in a buck converter topology
2. Recommended PCB Layout Guidelines
As a PCB designer, it is necessary to address critical issues in layout to minimize losses and optimize the performance of the power
train. Power Stage is a high power density solution and all high current flow paths, such as VIN (D1), PHASE (S1/D2) and GND (S2),
should be short and wide for better and stable current flow, heat radiation and system performance. A recommended layout procedure is discussed below to maximize the electrical and thermal performance of the part.
Figure 31. Recommended PCB Layout
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
12
www.fairchildsemi.com
1. Input ceramic bypass capacitors C1 and C2 must be placed close to the D1 and S2 pins of Power Stage to help reduce parasitic
inductance and High Frequency conduction loss induced by switching operation. C1 and C2 show the bypass capacitors placed close
to the part between D1 and S2. Input capacitors should be connected in parallel close to the part. Multiple input caps can be connected
depending upon the application.
2. The PHASE copper trace serves two purposes; In addition to being the current path from the Power Stage package to the output
inductor (L), it also serves as heat sink for the lower FET in the Power Stage package. The trace should be short and wide enough to
present a low resistance path for the high current flow between the Power Stage and the inductor. This is done to minimize conduction
losses and limit temperature rise. Please note that the PHASE node is a high voltage and high frequency switching node with high
noise potential. Care should be taken to minimize coupling to adjacent traces. The reference layout in figure 31 shows a good balance
between the thermal and electrical performance of Power Stage.
3. Output inductor location should be as close as possible to the Power Stage device for lower power loss due to copper trace
resistance. A shorter and wider PHASE trace to the inductor reduces the conduction loss. Preferably the Power Stage should be
directly in line (as shown in figure 31) with the inductor for space savings and compactness.
4. The PowerTrench® Technology MOSFETs used in the Power Stage are effective at minimizing phase node ringing. It allows the
part to operate well within the breakdown voltage limits. This eliminates the need to have an external snubber circuit in most cases. If
the designer chooses to use an RC snubber, it should be placed close to the part between the PHASE pad and S2 pins to dampen
the high-frequency ringing.
5. The driver IC should be placed close to the Power Stage part with the shortest possible paths for the High Side gate and Low Side
gates through a wide trace connection. This eliminates the effect of parasitic inductance and resistance between the driver and the
MOSFET and turns the devices on and off as efficiently as possible. At higher-frequency operation this impedance can limit the gate
current trying to charge the MOSFET input capacitance. This will result in slower rise and fall times and additional switching losses.
Power Stage has both the gate pins on the same side of the package which allows for back mounting of the driver IC to the board. This
provides a very compact path for the drive signals and improves efficiency of the part.
6. S2 pins should be connected to the GND plane with multiple vias for a low impedance grounding. Poor grounding can create a noise
transient offset voltage level between S2 and driver ground. This could lead to faulty operation of the gate driver and MOSFET.
7. Use multiple vias on each copper area to interconnect top, inner and bottom layers to help smooth current flow and heat conduction.
Vias should be relatively large, around 8 mils to 10 mils, and of reasonable inductance. Critical high frequency components such as
ceramic bypass caps should be located close to the part and on the same side of the PCB. If not feasible, they should be connected
from the backside via a network of low inductance vias.
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
13
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
Following is a guideline, not a requirement which the PCB designer should consider:
FDMS3615S PowerTrench® Power Stage
2X
A
PKG
CL
8
B
5
1.27 TYP
0.65 TYP
0.63
8
PKG
5.10
4.00
C
L
0.00
5.10
4.90
0.10 C
2.00
Dimensional Outline and Pad Layout
6
5
2.52
1.60
6.10
5.90
CL
7
2.15
0.00
4.16
PIN #1
IDENT MAY
APPEAR AS
OPTIONAL
1
2.13
0.10 C
4
2X
TOP VIEW
0.63
1
1.18
SEE
DETAIL A
CL
1.21
2
3
4
KEEP
2.31 OUT
3.15 AREA
0.59
3.18
RECOMMENDED LAND PATTERN
SIDE VIEW
3.00
2.80
0.58
0.38
0.35
6X
1
2
0.10
0.05
0.70
0.50
3
4
C A B
C
1.32
1.12
0.71
0.61
NOTES: UNLESS OTHERWISE SPECIFIED
2.25
2.05
3.90
3.70
0.58
0.38
8
0.44
0.24
7
1.27
3.81
BOTTOM VIEW
0.51
0.31
0.10 C
0.08 C
1.10
0.90
1.02
5 0.82
6
0.30
0.20
DETAIL A
0.05
0.00
C
A) DOES NOT FULLY CONFORM TO
JEDEC REGISTRATION, MO-240,
ISSUE B DATED 10/2009.
B) ALL DIMENSIONS ARE IN
MILLIMETERS.
C) DIMENSIONS DO NOT INCLUDE
BURRS OR MOLD FLASH. MOLD
FLASH OR BURRS DOES NOT
EXCEED 0.10MM.
D) DIMENSIONING AND TOLERANCING
PER ASME Y14.5M-1994.
E) IT IS RECOMMENDED TO HAVE NO
TRACES OR VIAS WITHIN THE KEEP
OUT AREA.
F) DRAWING FILE NAME: PQN08EREV4.
SEATING
PLANE
(SCALE: 2X)
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
14
www.fairchildsemi.com
tm
tm
tm
*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE
RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY
PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD’S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY
THEREIN, WHICH COVERS THESE PRODUCTS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE
EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used here in:
1. Life support devices or systems are devices or systems which, (a) are
intended for surgical implant into the body or (b) support or sustain life,
and (c) whose failure to perform when properly used in accordance with
instructions for use provided in the labeling, can be reasonably
expected to result in a significant injury of the user.
2.
A critical component in any component of a life support, device, or
system whose failure to perform can be reasonably expected to cause
the failure of the life support device or system, or to affect its safety or
effectiveness.
ANTI-COUNTERFEITING POLICY
Fairchild Semiconductor Corporation’s Anti-Counterfeiting Policy. Fairchild’s Anti-Counterfeiting Policy is also stated on our external website,
www.Fairchildsemi.com, under Sales Support.
Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their
parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed
application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the
proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild
Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild
Distributors are genuine parts, have full traceability, meet Fairchild’s quality standards for handing and storage and provide access to Fairchild’s full range of
up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and
warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is
committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.
PRODUCT STATUS DEFINITIONS
Definition of Terms
Datasheet Identification
Product Status
Definition
Advance Information
Formative / In Design
Datasheet contains the design specifications for product development. Specifications
may change in any manner without notice.
Preliminary
First Production
Datasheet contains preliminary data; supplementary data will be published at a later
date. Fairchild Semiconductor reserves the right to make changes at any time without
notice to improve design.
No Identification Needed
Full Production
Datasheet contains final specifications. Fairchild Semiconductor reserves the right to
make changes at any time without notice to improve the design.
Obsolete
Not In Production
Datasheet contains specifications on a product that is discontinued by Fairchild
Semiconductor. The datasheet is for reference information only.
Rev. I55
©2011 Fairchild Semiconductor Corporation
FDMS3615S Rev.C6
15
www.fairchildsemi.com
FDMS3615S PowerTrench® Power Stage
TRADEMARKS
The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not
intended to be an exhaustive list of all such trademarks.
2Cool™
PDP SPM™
FlashWriter® *
The Power Franchise®
AccuPower™
FPS™
Power-SPM™
The Right Technology for Your Success™
®
Auto-SPM™
F-PFS™
PowerTrench®
PowerXS™
AX-CAP™*
FRFET®
Programmable Active Droop™
Global Power ResourceSM
BitSiC®
TinyBoost™
QFET®
Build it Now™
Green FPS™
TinyBuck™
QS™
CorePLUS™
Green FPS™ e-Series™
TinyCalc™
Quiet Series™
CorePOWER™
Gmax™
TinyLogic®
RapidConfigure™
CROSSVOLT™
GTO™
TINYOPTO™
CTL™
IntelliMAX™
TinyPower™
Current Transfer Logic™
ISOPLANAR™
TinyPWM™
Saving our world, 1mW/W/kW at a time™
DEUXPEED®
MegaBuck™
TinyWire™
Dual Cool™
SignalWise™
MICROCOUPLER™
TranSiC®
SmartMax™
EcoSPARK®
MicroFET™
TriFault Detect™
EfficentMax™
SMART START™
MicroPak™
TRUECURRENT®*
ESBC™
SPM®
MicroPak2™
μSerDes™
STEALTH™
MillerDrive™
®
SuperFET®
MotionMax™
SuperSOT™-3
Motion-SPM™
Fairchild®
UHC®
SuperSOT™-6
mWSaver™
Fairchild Semiconductor®
Ultra FRFET™
SuperSOT™-8
OptiHiT™
FACT Quiet Series™
UniFET™
SupreMOS®
OPTOLOGIC®
FACT®
VCX™
OPTOPLANAR®
SyncFET™
FAST®
®
VisualMax™
Sync-Lock™
FastvCore™
XS™
®*
FETBench™