Download Clock Networks and PLLs in Stratix III Devices

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts

Resistive opto-isolator wikipedia , lookup

Islanding wikipedia , lookup

Pulse-width modulation wikipedia , lookup

Opto-isolator wikipedia , lookup

Variable-frequency drive wikipedia , lookup

Heterodyne wikipedia , lookup

Flip-flop (electronics) wikipedia , lookup

Atomic clock wikipedia , lookup

Phase-locked loop wikipedia , lookup

Time-to-digital converter wikipedia , lookup

Transcript
Clock Networks and PLLs in Altera’s
Stratix III Devices
VLSI Systems I
Fall 2007
Hamid Abbaalizadeh
Clock Resources in Stratix III Devices
Global clocks (GCLKs), Regional
Clocks (RCLKs), and Peripheral
Clocks (PCLKs) are organized into
hierarchical structures that
provides 220 unique clock
domains.
16 low skew GCLKs drive
functional blocks like DSP and
PLL
Maximum of 88 low skew and low
delay RCLKs drive logic.
116 higher skew PCLKs can be
used as general purpose routing
to drive signals into and out of the
device.
Global and Regional Clock network and Clock
Control Blocks
PPLs in Stratix III
Up to 12 PLLs that provides robust clock management
De-skewing by PLL
Phase Frequency Detector (PFD) method is used for clock alignments.
Charge Pump (CP) drives the current to Loop Filter (LF) if it receives an up
signal. If it gets down signal, CP sinks the current from LF.
Voltage Controlled Oscillator (VCO) is biased by LF.
LF also eliminates the glitches and prevents the overshoot, which the jitter
on the VCO.
Features
Maximum internal clock speed
600 MHz
On chip RAM
600 MHz
DSP block speed
550 MHz
PFD method in the PLLs is used to de-skew the clocks
PLLs Features