Survey
* Your assessment is very important for improving the work of artificial intelligence, which forms the content of this project
* Your assessment is very important for improving the work of artificial intelligence, which forms the content of this project
Memory Structures Ramon Canal NCD - Master MIRI Slides based on:Introduction to CMOS VLSI Design. D. Harris NCD - Master MIRI 1 Outline • Memory Arrays • SRAM Architecture – SRAM Cell – Decoders – Column Circuitry – Multiple Ports • Serial Access Memories NCD - Master MIRI 2 Memory Arrays Memory Arrays Random Access Memory Read/Write Memory (RAM) (Volatile) Static RAM (SRAM) Dynamic RAM (DRAM) Mask ROM Programmable ROM (PROM) Content Addressable Memory (CAM) Serial Access Memory Read Only Memory (ROM) (Nonvolatile) Shift Registers Serial In Parallel Out (SIPO) Erasable Programmable ROM (EPROM) Parallel In Serial Out (PISO) Electrically Erasable Programmable ROM (EEPROM) NCD - Master MIRI Queues First In First Out (FIFO) Last In First Out (LIFO) Flash ROM 3 Array Architecture • 2n words of 2m bits each • If n >> m, fold by 2k into fewer rows of more columns wordlines bitline conditioning bitlines row decoder n-k n memory cells: 2n-k rows x 2m+k columns column circuitry k column decoder 2m bits • Good regularity – easy to design • Very high density if good cells are used NCD - Master MIRI 4 12T SRAM Cell • Basic building block: SRAM Cell – Holds one bit of information, like a latch – Must be read and written • 12-transistor (12T) SRAM cell – Use a simple latch connected to bitline – 46 x 75 unit cell bit write write_b read read_b NCD - Master MIRI 5 6T SRAM Cell • Cell size accounts for most of array size – Reduce cell size at expense of complexity • 6T SRAM Cell – Used in most commercial chips – Data stored in cross-coupled inverters • Read: – Precharge bit, bit_b – Raise wordline bit bit_b word • Write: – Drive data onto bit, bit_b – Raise wordline NCD - Master MIRI 6 SRAM Read • • • • Precharge both bitlines high Then turn on wordline One of the two bitlines will be pulled down by the cell Ex: A = 0, A_b = 1 bit – bit discharges, bit_b stays high – But A bumps up slightly • Read stability – A must not flip bit_b word P1 P2 N2 A_b A A_b N4 N1 N3 bit_b 1.5 1.0 bit word 0.5 A 0.0 0 100 200 300 time (ps) 400 NCD - Master MIRI 500 600 7 SRAM Read • • • • Precharge both bitlines high Then turn on wordline One of the two bitlines will be pulled down by the cell Ex: A = 0, A_b = 1 bit – bit discharges, bit_b stays high – But A bumps up slightly • Read stability – A must not flip – N1 >> N2 bit_b word P1 P2 N2 A_b A A_b N4 N1 N3 bit_b 1.5 1.0 bit word 0.5 A 0.0 0 100 200 300 time (ps) 400 NCD - Master MIRI 500 600 8 SRAM Write • • • • Drive one bitline high, the other low Then turn on wordline Bitlines overpower cell with new value Ex: A = 0, A_b = 1, bit = 1, bit_b = 0 word P1 P2 N2 A A_b A_b A 1.5 – Must overpower feedback inverter N4 N1 N3 – Force A_b low, then A rises high • Writability bit_b bit bit_b 1.0 0.5 word 0.0 0 100 200 300 400 500 600 700 time (ps) NCD - Master MIRI 9 SRAM Write • • • • Drive one bitline high, the other low Then turn on wordline Bitlines overpower cell with new value Ex: A = 0, A_b = 1, bit = 1, bit_b = 0 bit_b bit word P1 P2 N2 N4 A_b A N1 N3 – Force A_b low, then A rises high A_b • Writability – Must overpower feedback inverter – N2 >> P1 A 1.5 bit_b 1.0 0.5 word 0.0 0 100 200 300 400 500 600 time (ps) NCD - Master MIRI 10 700 SRAM Sizing • High bitlines must not overpower inverters during reads • But low bitlines must write new value into cell bit_b bit word weak med med A_b A strong NCD - Master MIRI 11 SRAM Column Example Read Write Bitline Conditioning Bitline Conditioning 2 2 More Cells More Cells word_q1 word_q1 1 H out_v1r SRAM Cell bit_b_v1f out_b_v1r bit_v1f H bit_b_v1f bit_v1f SRAM Cell write_q1 data_s1 2 word_q1 bit_v1f out_v1r NCD - Master MIRI 12 SRAM Layout • Cell size is critical: 26 x 45 (even smaller in industry) • Tile cells sharing VDD, GND, bitline contacts GND BIT BIT_B GND VDD WORD Cell boundary NCD - Master MIRI 13 Periphery Decoders Sense Amplifiers Input/Output Buffers Control / Timing Circuitry NCD - Master MIRI 14 Decoders • n:2n decoder consists of 2n n-input AND gates – One needed for each row of memory – Build AND from NAND or NOR gates Static CMOS A1 Pseudo-nMOS A0 1 1 8 A1 1 4 A0 1 A1 A0 word A0 1/2 4 16 A1 1 1 2 8 word0 word0 word1 word1 word2 word2 word3 word3 NCD - Master MIRI word 15 Decoder Layout • Decoders must be pitch-matched to SRAM cell – Requires very skinny gates A3 A3 A2 A2 A1 A1 A0 A0 VDD word GND buffer inverter NAND gate NCD - Master MIRI 16 Large Decoders • For n > 4, NAND gates become slow – Break large gates into multiple smaller gates A3 A2 A1 A0 word0 word1 word2 word3 word15 NCD - Master MIRI 17 Predecoding • Many of these gates are redundant – Factor out common gates into predecoder – Saves area – Same path effort A3 A2 A1 A0 predecoders 1 of 4 hot predecoded lines word0 word1 word2 word3 word15 NCD - Master MIRI 18 Periphery Decoders Sense Amplifiers Input/Output Buffers Control / Timing Circuitry NCD - Master MIRI 19 Sense Amplifiers C V tp = ---------------Iav large make V as small as possible small Idea: Use Sense Amplifer small transition s.a. input NCD - Master MIRI output 20 Sense Amplifiers • Bitlines have many cells attached – Ex: 32-kbit SRAM has 256 rows x 128 cols – 128 cells on each bitline • tpd (C/I) V – Even with shared diffusion contacts, 64C of diffusion capacitance (big C) – Discharged slowly through small transistors (small I) • Sense amplifiers are triggered on small voltage swing (reduce V) NCD - Master MIRI 21 Differential Pair Amp • Differential pair requires no clock • But always dissipates static power sense_b bit P1 P2 N1 N2 sense bit_b N3 NCD - Master MIRI 22 Clocked Sense Amp • Clocked sense amp saves power • Requires sense_clk after enough bitline swing • Isolation transistors cut off large bitline capacitance bit bit_b isolation transistors sense_clk regenerative feedback sense sense_b NCD - Master MIRI 23 Periphery Decoders Sense Amplifiers Input/Output Buffers Control / Timing Circuitry NCD - Master MIRI 24 Column Circuitry • Some circuitry is required for each column – Bitline conditioning – Column multiplexing NCD - Master MIRI 25 Bitline Conditioning • Precharge bitlines high before reads bit bit_b • Equalize bitlines to minimize voltage difference when using sense amplifiers bit bit_b NCD - Master MIRI 26 Twisted Bitlines • Sense amplifiers also amplify noise – Coupling noise is severe in modern processes – Try to couple equally onto bit and bit_b – Done by twisting bitlines b0 b0_b b1 b1_b b2 b2_b b3 b3_b NCD - Master MIRI 27 Column Multiplexing • Recall that array may be folded for good aspect ratio • Ex: 2 kword x 16 folded into 256 rows x 128 columns – Must select 16 output bits from the 128 columns – Requires 16 8:1 column multiplexers NCD - Master MIRI 28 Tree Decoder Mux • Column mux can use pass transistors – Use nMOS only, precharge outputs • One design is to use k series transistors for 2k:1 mux – No external decoder logic needed B0 B1 B2 B3 B4 B5 B6 B7 B0 B1 B2 B3 B4 B5 B6 B7 A0 A0 A1 A1 A2 A2 Y to sense amps and write circuits NCD - Master MIRI Y 29 Single Pass-Gate Mux • Or eliminate series transistors with separate decoder A1 A0 B0 B1 B2 B3 Y NCD - Master MIRI 30 Ex: 2-way Muxed SRAM 2 More Cells More Cells word_q1 A0 A0 write0_q1 2 write1_q1 data_v1 NCD - Master MIRI 31 Memory configuratons Multiported memories CAM Memories Serial Access, Queues NCD - Master MIRI 32 Multiple Ports • We have considered single-ported SRAM – One read or one write on each cycle • Multiported SRAM are needed for register files • Examples: – Multicycle processor must read two sources or write a result on some cycles – Pipelined processor must read two sources and write a third result each cycle – Superscalar processor must read and write many sources and results each cycle NCD - Master MIRI 33 Dual-Ported SRAM • Simple dual-ported SRAM – Two independent single-ended reads – Or one differential write bit bit_b wordA wordB • Do two reads and one write by time multiplexing – Read during ph1, write during ph2 NCD - Master MIRI 34 Multi-Ported SRAM • Adding more access transistors hurts read stability • Multiported SRAM isolates reads from state node • Single-ended design minimizes number of bitlines bD bE bF bG bA bB bC wordA wordB wordC wordD wordE wordF wordG write circuits read circuits NCD - Master MIRI 35 Memory configuratons Multiported memories CAM Memories Serial Access, Queues NCD - Master MIRI 36 Contents-Addressable Memory Commands R/W Address (9 bits) NCD - Master MIRI CAM Array 2 words 3 64 bits 9 Priority Encoder Mask Address Decoder Control Logic Comparand 29 Validity Bits I/O Buffers Data (64 bits) 37 Memory configuratons Multiported memories CAM Memories Serial Access, Queues NCD - Master MIRI 38 Serial Access Memories • Serial access memories do not use an address – – – – – Shift Registers Tapped Delay Lines Serial In Parallel Out (SIPO) Parallel In Serial Out (PISO) Queues (FIFO, LIFO) NCD - Master MIRI 39 Shift Register • Shift registers store and delay data • Simple design: cascade of registers – Watch your hold times! clk Din Dout 8 NCD - Master MIRI 40 Denser Shift Registers • Flip-flops aren’t very area-efficient • For large shift registers, keep data in SRAM instead • Move read/write pointers to RAM rather than data – Initialize read address to first entry, write to last – Increment address on each cycle Din clk 11...11 reset counter counter 00...00 readaddr writeaddr dual-ported SRAM Dout NCD - Master MIRI 41 Tapped Delay Line • A tapped delay line is a shift register with a programmable number of stages • Set number of stages with delay controls to mux – Ex: 0 – 63 stages of delay clk delay2 NCD - Master MIRI SR1 delay3 SR2 delay4 SR4 delay5 SR8 SR16 SR32 Din delay1 Dout delay0 42 Serial In Parallel Out • 1-bit shift register reads in serial data – After N steps, presents N-bit parallel output clk Sin P0 P1 P2 NCD - Master MIRI P3 43 Parallel In Serial Out • Load all N bits in parallel when shift = 0 – Then shift one bit out per cycle P0 P1 P2 P3 shift/load clk Sout NCD - Master MIRI 44 Queues • Queues allow data to be read and written at different rates. • Read and write each use their own clock, data • Queue indicates whether it is full or empty • Build with SRAM and read/write counters (pointers) ReadClk WriteClk WriteData FULL Queue ReadData EMPTY NCD - Master MIRI 45 FIFO, LIFO Queues • First In First Out (FIFO) – – – – – Initialize read and write pointers to first element Queue is EMPTY On write, increment write pointer If write almost catches read, Queue is FULL On read, increment read pointer • Last In First Out (LIFO) – Also called a stack – Use a single stack pointer for read and write NCD - Master MIRI 46 Other considerations Leakage control Redundancy Flash Memories NCD - Master MIRI 47 Suppressing Leakage in SRAM V DD V DD low-threshold transistor V DDL sleep V DD,int sleep V DD,int SRAM cell SRAM cell sleep SRAM cell SRAM cell SRAM cell SRAM cell V SS,int Inserting Extra Resistance Reducing the supply voltage NCD - Master MIRI 48 Other considerations Leakage control Redundancy Flash Memories NCD - Master MIRI 49 Redundancy Row Address Redundant rows : Redundant columns Fuse Bank Memory Array Row Decoder Column Decoder NCD - Master MIRI Column Address 50 Error-Correcting Codes Example: Hamming Codes e.g. B3 Wrong with 1 1 =3 0 NCD - Master MIRI 51 Redundancy and Error Correction NCD - Master MIRI 52 Other considerations Leakage control Redundancy Flash Memories NCD - Master MIRI 53 Flash EEPROM Control gate Floating gate erasure n 1 source Thin tunneling oxide programming n 1 drain p-substrate Many other options … NCD - Master MIRI 54 Cross-sections of NVM cells Flash NCD - Master MIRI Courtesy Intel EPROM 55 Basic Operations in a NOR Flash Memory― Erase cell BL 0 array BL 1 G 12 V S WL 0 0V D 12 V WL 1 0V open NCD - Master MIRI open 56 Basic Operations in a NOR Flash Memory― Write 12 V G BL 0 BL 1 6V WL 0 12 V S D 0V WL 1 0V 6V NCD - Master MIRI 0V 57 Basic Operations in a NOR Flash Memory― BL 0 BL 1 Read 5V G 1V WL 0 5V S D 0V WL 1 0V 1V NCD - Master MIRI 0V 58 Conclusions Memory Structure: AK A K1 1 AL2 1 Bit line Storage cell Row Decoder 2L 2 K Word line M.2K Sense amplifiers / Drivers A0 A K2 1 Column decoder Amplify swing to rail-to-rail amplitude Selects appropriate word Input-Output (M bits) NCD - Master MIRI 59