Download Adv LinCMOS High-Speed 8-Bit A-to

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts

Voltage optimisation wikipedia , lookup

Rectifier wikipedia , lookup

Mains electricity wikipedia , lookup

Flip-flop (electronics) wikipedia , lookup

Resistive opto-isolator wikipedia , lookup

Surface-mount technology wikipedia , lookup

Television standards conversion wikipedia , lookup

Schmitt trigger wikipedia , lookup

Analog-to-digital converter wikipedia , lookup

Multidimensional empirical mode decomposition wikipedia , lookup

Power electronics wikipedia , lookup

Immunity-aware programming wikipedia , lookup

Current mirror wikipedia , lookup

Buck converter wikipedia , lookup

Switched-mode power supply wikipedia , lookup

Opto-isolator wikipedia , lookup

Transcript
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
D
D
D
D
D
D
D
D
Advanced LinCMOS Silicon-Gate
Technology
8-Bit Resolution
Differential Reference Inputs
Parallel Microprocessor Interface
Conversion and Access Time Over
Temperature Range
Read Mode . . . 2.5 µs Max
No External Clock or Oscillator
Components Required
On-Chip Track and Hold
Single 5-V Supply
TLC0820A Is Direct Replacement for
National Semiconductor ADC0820C/CC and
Analog Devices AD7820K/B/T
DB, DW, OR N PACKAGE
(TOP VIEW)
ANLG IN
(LSB) D0
D1
D2
D3
WR/RDY
MODE
RD
INT
GND
1
20
2
19
3
18
4
17
5
16
6
15
7
14
8
13
9
12
10
11
VCC
NC
OFLW
D7 (MSB)
D6
D5
D4
CS
REF +
REF –
FN PACKAGE
(TOP VIEW)
D1
D0 (LSB)
ANLG IN
VCC
NC
D
description
INT
GND
REF –
REF+
CS
The TLC0820AC and the TLC0820AI are
Advanced LinCMOS 8-bit analog-to-digital
converters each consisting of two 4-bit flash
3 2 1 20 19
D2
18 OFLW
4
converters, a 4-bit digital-to-analog converter, a
D3
17 D7 (MSB)
5
summing (error) amplifier, control logic, and a
WR/RDY
16 D6
6
result latch circuit. The modified flash technique
MODE
15 D5
7
allows low-power integrated circuitry to complete
RD
14 D4
8
an 8-bit conversion in 1.18 µs over temperature.
9 10 11 12 13
The on-chip track-and-hold circuit has a 100-ns
sample window and allows these devices to
convert continuous analog signals having slew
rates of up to 100 mV/µs without external
NC – No internal connection
sampling components. TTL-compatible 3-state
output drivers and two modes of operation allow
interfacing to a variety of microprocessors. Detailed information on interfacing to most popular microprocessors
is readily available from the factory.
AVAILABLE OPTIONS
PACKAGE
TA
TOTAL
UNADJUSTED
ERROR
SSOP
(DB)
0°C to 70°C
± 1 LSB
TLC0820ACDB
– 40°C to 85°C
± 1 LSB
—
PLASTIC
SMALL OUTLINE
(DW)
PLASTIC
CHIP CARRIER
(FN)
PLASTIC DIP
(N)
TLC0820ACDW
TLC0820ACFN
TLC0820ACN
TLC0820AIDW
TLC0820AIFN
TLC0820AIN
Advanced LinCMOS is a trademark of Texas Instruments Incorporated.
Copyright  1994, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–1
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
functional block diagram
REF+
REF –
12
4-Bit Flash
Analog-to-Digital
Converter
(4 MSBs)
11
4
4
18
2
4
3
4
Output
Latch
and
3-State
Buffers
4-Bit
Digital-to-Analog
Converter
Summing
Amplifier
–1
ANLG IN
MODE
WR/RDY
CS
RD
2–2
1
4-Bit Flash
Analog-to-Digital
Converter
(4 LSBs)
5
14
15
16
4
17
OFLW
D0 (LSB)
D1
D2
D3
D4
D5
D6
D7 (MSB)
+1
7
6
Timing
and
Control
13
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
INT
Digital
Outputs
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
Terminal Functions
TERMINAL
NAME
ANLG IN
NO.
I/O
DESCRIPTION
1
I
Analog input
CS
13
I
Chip select. CS must be low in order for RD or WR to be recognized by the ADC.
D0
2
O
Digital, 3-state output data, bit 1 (LSB)
D1
3
O
Digital, 3-state output data, bit 2
D2
4
O
Digital, 3-state output data, bit 3
D3
5
O
Digital, 3-state output data, bit 4
D4
14
O
Digital, 3-state output data, bit 5
D5
15
O
Digital, 3-state output data, bit 6
D6
16
O
Digital, 3-state output data, bit 7
D7
17
O
Digital, 3-state output data, bit 8 (MSB)
GND
10
Ground
INT
9
O
Interrupt. In the write-read mode, the interrupt output (INT) going low indicates that the internal count-down delay
time, td(int), is complete and the data result is in the output latch. The delay time td(int) is typically 800 ns starting
after the rising edge of WR (see operating characteristics and Figure 3). If RD goes low prior to the end of td(int),
INT goes low at the end of td(RIL) and the conversion results are available sooner (see Figure 2). INT is reset by
the rising edge of either RD or CS.
MODE
7
I
Mode select. MODE is internally tied to GND through a 50-µA current source, which acts like a pulldown resistor.
When MODE is low, the read mode is selected. When MODE is high, the write-read mode is selected.
NC
19
OFLW
18
O
Overflow. Normally OFLW is a logical high. However, if the analog input is higher than Vref+, OFLW will be low at
the end of conversion. It can be used to cascade two or more devices to improve resolution (9 or 10 bits).
8
I
Read. In the write-read mode with CS low, the 3-state data outputs D0 through D7 are activated when RD goes
low. RD can also be used to increase the conversion speed by reading data prior to the end of the internal
count-down delay time. As a result, the data transferred to the output latch is latched after the falling edge of RD.
In the read mode with CS low, the conversion starts with RD going low. RD also enables the 3-state data outputs
on completion of the conversion. RDY going into the high-impedance state and INT going low indicate completion
of the conversion.
REF –
11
I
Reference voltage. REF – is placed on the bottom of the resistor ladder.
REF +
12
I
Reference voltage. REF + is placed on the top of the resistor ladder.
VCC
WR/RDY
20
RD
6
No internal connection
Power supply voltage
I/O
Write ready. In the write-read mode with CS low, the conversion is started on the falling edge of the WR input signal.
The result of the conversion is strobed into the output latch after the internal count-down delay time, td(int), provided
that the RD input does not go low prior to this time. The delay time td(int) is approximately 800 ns. In the read mode,
RDY (an open-drain output) goes low after the falling edge of CS and goes into the high-impedance state when
the conversion is strobed into the output latch. It is used to simplify the interface to a microprocessor system.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–3
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 V
Input voltage range, all inputs (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.2 V to VCC + 0.2 V
Output voltage range, all outputs (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.2 V to VCC + 0.2 V
Operating free-air temperature range: TLC0820AC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
TLC0820AI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 40°C to 85°C
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
Case temperature for 10 seconds: FN package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: DB, DW or N package . . . . . . . . . . . 260°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltages are with respect to network GND.
recommended operating conditions
MIN
NOM
MAX
Supply voltage, VCC
4.5
5
8
Analog input voltage
– 0.1
Positive reference voltage, Vref +
Vref –
GND
Negative reference voltage, Vref –
High level input voltage,
High-level
voltage VIH
VCC = 4.75
4 75 V to 5.25
5 25 V
Low level input voltage,
Low-level
voltage VIL
VCC = 4.75
4 75 V to 5.25
5 25 V
CS, WR/RDY, RD
MODE
Operating free-air
free air temperature,
temperature TA
2–4
Vref+
V
2
1.5
• DALLAS, TEXAS 75265
V
V
3.5
MODE
TLC0820AI
POST OFFICE BOX 655303
V
0.8
TLC0820AC
V
VCC + 0.1
VCC
CS, WR/RDY, RD
Pulse duration, write in write-read mode, tw(W) (see Figures 2, 3, and 4)
UNIT
0.5
50
0
70
– 40
85
V
µs
°C
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
electrical characteristics at specified operating free-air temperature, VCC = 5 V (unless otherwise
noted)
PARAMETER
VOH
VOL
Hi h l
High-level
l output
t t voltage
lt
Low level output voltage
Low-level
TA†
MIN
Full range
2.4
VCC = 4.75 V,,
IOH = – 10 µA
Full range
4.5
25°C
4.6
VCC = 5.25 V,,
IOL = 1.6 mA
Full range
0.4
25°C
0.34
TEST CONDITIONS
D0 – D7, INT, or
OFLW
D0 – D7, OFLW, INT,
or WR/RDY
VCC = 4.75 V,
IOH = – 360 µA
CS or RD
IIH
High-level input current
WR/RDY
Full range
VIH = 5 V
IIL
IOZ
Low-level input current
Off-state ((high-impedance-state)
g
)
output current
Full range
IOS
VI = 5 V
CS at 5 V
V,
VI = 0
VO = 5 V
D0 – D7 or OFLW
INT
Reference resistance
ICC
Supply current
Ci
Input capacitance
CS, WR/RDY, and
RD at 0 V
D0 – D7
170
– 0.005
–1
Co
Output capacitance
D0 – D7
† Full range is as specified in recommended operating conditions.
– 0.1
Full range
–3
25°C
– 0.3
25°C
8.4
–6
– 7.2
Full range
– 4.5
25°C
– 5.3
Full range
1.25
25°C
1.4
14
mA
– 12
–9
6
2.3
Full range
25°C
µA
7
Full range
25°C
µA
3
0.3
Full range
µA
– 0.3
25°C
Full range
• DALLAS, TEXAS 75265
0.3
–3
Full range
Full range
ANLG IN
POST OFFICE BOX 655303
50
0.1
25°C
CS at 5 V
V,
µA
3
25°C
VO = 0
Rreff
0.3
Full range
Analog input current
Short circuit output current
Short-circuit
0.1
Full range
D0 – D7 or WR/RDY
D0 – D7, OFLW, INT,
or WR/RDY
1
V
200
25°C
VO = 0
II
0.005
Full range
VO = 5 V
UNIT
3
25°C
VIL = 0
MAX
V
Full range
MODE
CS, WR/RDY, RD,
or MODE
TYP
5.3
15
7.5
13
5
kΩ
mA
pF
45
5
pF
2–5
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
operating characteristics, VCC = 5 V, Vref+ = 5 V, Vref– = 0, tr = tf = 20 ns, TA = 25°C (unless otherwise
noted)
PARAMETER
TEST CONDITIONS†
TYP
MAX
UNIT
± 1/16
± 1/4
LSB
1
LSB
See Figure 1
1.6
2.5
µs
tconv(R)
+ 20
tconv(R)
+ 50
ns
kSVS
Supply-voltage sensitivity
Total unadjusted error‡
VCC = 5 V ± 5%,
MODE at 0 V,
TA = MIN to MAX
TA = MIN to MAX
tconv(R)
Conversion time, read mode
MODE at 0 V,
MIN
ta(R)
Access time, RD↓ to data valid
MODE at 0 V,
See Figure 1
CL = 15 pF
280
Access time
time, RD↓ to data valid
MODE at 5 V,
td(WR) < td(i
d(int)),
See Figure 2
190
ta(R1)
(R1)
CL = 100 pF
210
320
CL = 15 pF
120
Access time
time, RD↓ to data valid
MODE at 5 V,
td(WR) > td(i
d(int)),
See Figure 3
70
ta(R2)
(R2)
CL = 100 pF
90
150
ta(INT)
Access time, INT↓ to data valid
MODE at 5 V,
See Figure 4
20
50
ns
tdis
Disable time,
time RD↑ to data valid
RL = 1 kΩ,
CL = 10 pF,
See Figures 1, 2, 3, and 5
70
95
ns
td(int)
Delay time
time, WR/RDY↑ to INT↓
MODE at 5 V,
CL = 50 pF,
See Figures 2, 3, and 4
800
1300
ns
td(NC)
Delay time, to next conversion
See Figures 1, 2, 3, and 4
500
ns
td(WR)
Delay time, WR/RDY↑ to RD↓ in
write-read mode
See Figure 2
0.4
µs
td(RDY)
time CS↓ to WR/RDY↓
Delay time,
MODE at 0 V,
See Figure 1
CL = 50 pF,
td(RIH)
Delay time, RD↑ to INT↑
CL = 50 pF,
td(RIL)
Delay time,
time RD↓ to INT↓
MODE at 5 V,
See Figure 2
td(WIH)
Delay time
time, WR/RDY↑ to INT↑
MODE at 5 V,
See Figure 4
ns
ns
50
100
ns
See Figures 1, 2, and 3
125
225
ns
td(WR) < td(int),
200
290
ns
CL = 50 pF,
175
270
ns
Slew-rate tracking
0.1
† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
‡ Total unadjusted error includes offset, full-scale, and linearity errors.
2–6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
V/µs
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
PARAMETER MEASUREMENT INFORMATION
CS
50%
RD
50%
50%
50%
td(NC)
WR/RDY
50%
With External Pullup
td(RDY)
td(RIH)
INT
50%
50%
tconv(R)
90%
10%
D0–D7
90%
10%
ta(R)
tdis
Figure 1. Read-Mode Waveforms (MODE Low)
CS
CS
tw(W)
tw(W)
WR/RDY 50%
50%
WR/RDY 50%
50%
td(WR)
50%
td(NC)
td(NC)
50%
RD
50%
RD
50%
50%
50%
50%
INT
90%
10%
90%
50%
td(int)
td(RIH)
td(int)
D0 – D7
td(RIH
td(WR)
td(RIL)
INT
50%
90%
10%
D0 – D7
10%
ta(R2)
ta(R1)
tdis
Figure 2. Write-Read-Mode Waveforms
[MODE High and td(WR) < td(int)]
POST OFFICE BOX 655303
90%
10%
tdis
Figure 3. Write-Read-Mode Waveforms
[MODE High and td(WR) > td(int)]
• DALLAS, TEXAS 75265
2–7
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
PARAMETER MEASUREMENT INFORMATION
CS Low
RD Low
tw(W)
WR/RDY
50%
50%
50%
td(WIH)
50%
INT
td(NC)
50%
td(int)
ta(INT)
90%
D0 – D7
Data Valid
10%
Figure 4. Write-Read-Mode Waveforms
(Stand-Alone Operation, MODE High, and RD Low)
VCC
CL = 10 pF
TLC0820
Input
tr
RD
Data
Output
Dn
CS
RD
GND
CL
VCC
90%
50%
10%
GND
tdis
1 kΩ
90%
Data
Outputs
VOH
GND
tr = 20 ns
TEST CIRCUIT
VOLTAGE WAVEFORMS
VCC
CL = 10 pF
tr
TLC0820
90%
50%
10%
1 kΩ
Input
RD
RD
Data
Output
Dn
CS
GND
GND
tdis
VCC
CL
Data
Outputs
10%
tr = 20 ns
VOLTAGE WAVEFORMS
Dn = D0 . . . D7
TEST CIRCUIT
Figure 5. Test Circuit and Voltage Waveforms
2–8
VCC
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
VOL
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
PRINCIPLES OF OPERATION
The TLC0820AC and TLC0820AI each employ a combination of sampled-data comparator techniques and flash
techniques common to many high-speed converters. Two 4-bit flash analog-to-digital conversions are used to give
a full 8-bit output.
The recommended analog input voltage range for conversion is – 0.1 V to VCC + 0.1 V. Analog input signals that are
less than Vref – + 1/2 LSB or greater than Vref+ – 1/2 LSB convert to 00000000 or 11111111, respectively. The reference
inputs are fully differential with common-mode limits defined by the supply rails. The reference input values define
the full-scale range of the analog input. This allows the gain of the ADC to be varied for ratiometric conversion by
changing the Vref+ and Vref – voltages.
The device operates in two modes, read (only) and write-read, that are selected by MODE. The converter is set to
the read (only) mode when MODE is low. In the read mode, WR/RDY is used as an output and is referred to as the
ready terminal. In this mode, a low on WR/RDY while CS is low indicates that the device is busy. Conversion starts
on the falling edge of RD and is completed no more than 2.5 µs later when INT falls and WR/RDY returns to the
high-impedance state. Data outputs also change from high-impedance to active states at this time. After the data is
read, RD is taken high, INT returns high, and the data outputs return to their high-impedance states.
When MODE is high, the converter is set to the write-read mode and WR/RDY is referred to as the write terminal.
Taking CS and WR/RDY low selects the converter and initiates measurement of the input signal. Approximately
600 ns after WR/RDY returns high, the conversion is completed. Conversion starts on the rising edge of WR/RDY
in the write-read mode.
The high-order 4-bit flash ADC measures the input by means of 16 comparators operating simultaneously. A
high-precision 4-bit DAC then generates a discrete analog voltage from the result of that conversion. After a time
delay, a second bank of comparators does a low-order conversion on the analog difference between the input level
and the high-order DAC output. The results from each of these conversions enter an 8-bit latch and are output to the
3-state output buffers on the falling edge of RD.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–9
TLC0820AC, TLC0820AI
Advanced LinCMOS HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL
CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A – SEPTEMBER 1986 – REVISED JUNE 1994
APPLICATION INFORMATION
CS
13
WR
6
RD
8
VCC
WR/RDY ANLG
IN
CS
20
5V
1
ANLG
IN
RD
TLC0820
µP
Bus
D0
2
D1
3
D2
4
D3
5
D4
14
D5
15
D6
16
D7
17
MODE
D0
D1
REF+
7
5V
12
5V
D2
0.1 µF
D3
D4
D5
REF –
11
D6
0.1 µF
D7
D8
18
OFL
13
6
8
OFLW
GND
VCC
WR/RDY ANLG
IN
CS
10
20
5V
1
RD
TLC0820
2
3
4
5
14
15
16
17
18
D0
D1
MODE
REF+
POST OFFICE BOX 655303
5V
12
D2
0.1 µF
D3
D4
D5
REF –
11
D6
D7
OFLW
GND
Figure 6. Configuration for 9-Bit Resolution
2–10
7
• DALLAS, TEXAS 75265
10
0.1 µF
PACKAGE OPTION ADDENDUM
www.ti.com
10-Jun-2014
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
TLC0820ACDB
ACTIVE
SSOP
DB
20
70
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820ACDBR
ACTIVE
SSOP
DB
20
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
P0820A
TLC0820ACDW
ACTIVE
SOIC
DW
20
25
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820A
TLC0820ACDWG4
ACTIVE
SOIC
DW
20
25
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820A
TLC0820ACDWR
ACTIVE
SOIC
DW
20
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820A
TLC0820ACDWRG4
ACTIVE
SOIC
DW
20
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820A
TLC0820ACFN
ACTIVE
PLCC
FN
20
46
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
TLC0820AC
TLC0820ACN
ACTIVE
PDIP
N
20
20
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
TLC0820ACN
TLC0820ACNE4
ACTIVE
PDIP
N
20
20
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
TLC0820ACN
TLC0820AIDW
ACTIVE
SOIC
DW
20
25
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820AI
TLC0820AIDWG4
ACTIVE
SOIC
DW
20
25
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820AI
TLC0820AIDWR
ACTIVE
SOIC
DW
20
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820AI
TLC0820AIDWRG4
ACTIVE
SOIC
DW
20
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
TLC0820AI
TLC0820AIFN
ACTIVE
PLCC
FN
20
46
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
TLC0820AI
TLC0820AIN
ACTIVE
PDIP
N
20
20
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
TLC0820AIN
TLC0820AINE4
ACTIVE
PDIP
N
20
20
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
TLC0820AIN
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
Addendum-Page 1
0 to 70
P0820A
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
10-Jun-2014
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
3-Jan-2013
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
TLC0820ACDBR
SSOP
DB
20
2000
330.0
16.4
8.2
7.5
2.5
12.0
16.0
Q1
TLC0820ACDWR
SOIC
DW
20
2000
330.0
24.4
10.8
13.3
2.7
12.0
24.0
Q1
TLC0820AIDWR
SOIC
DW
20
2000
330.0
24.4
10.8
13.3
2.7
12.0
24.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
3-Jan-2013
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
TLC0820ACDBR
SSOP
DB
20
2000
367.0
367.0
38.0
TLC0820ACDWR
SOIC
DW
20
2000
367.0
367.0
45.0
TLC0820AIDWR
SOIC
DW
20
2000
367.0
367.0
45.0
Pack Materials-Page 2
PACKAGE OUTLINE
DW0020A
SOIC - 2.65 mm max height
SCALE 1.200
SOIC
C
10.63
TYP
9.97
SEATING PLANE
PIN 1 ID
AREA
A
0.1 C
20
1
13.0
12.6
NOTE 3
18X 1.27
2X
11.43
10
11
B
7.6
7.4
NOTE 4
20X
0.51
0.31
0.25
C A B
2.65 MAX
0.33
TYP
0.10
SEE DETAIL A
0.25
GAGE PLANE
0 -8
0.3
0.1
1.27
0.40
DETAIL A
TYPICAL
4220724/A 05/2016
NOTES:
1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.
www.ti.com
EXAMPLE BOARD LAYOUT
DW0020A
SOIC - 2.65 mm max height
SOIC
20X (2)
SYMM
1
20
20X (0.6)
18X (1.27)
SYMM
(R0.05)
TYP
10
11
(9.3)
LAND PATTERN EXAMPLE
SCALE:6X
SOLDER MASK
OPENING
METAL
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
0.07 MAX
ALL AROUND
0.07 MIN
ALL AROUND
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4220724/A 05/2016
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
DW0020A
SOIC - 2.65 mm max height
SOIC
20X (2)
SYMM
1
20
20X (0.6)
18X (1.27)
SYMM
11
10
(9.3)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:6X
4220724/A 05/2016
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
MECHANICAL DATA
MSSO002E – JANUARY 1995 – REVISED DECEMBER 2001
DB (R-PDSO-G**)
PLASTIC SMALL-OUTLINE
28 PINS SHOWN
0,38
0,22
0,65
28
0,15 M
15
0,25
0,09
8,20
7,40
5,60
5,00
Gage Plane
1
14
0,25
A
0°–ā8°
0,95
0,55
Seating Plane
2,00 MAX
0,10
0,05 MIN
PINS **
14
16
20
24
28
30
38
A MAX
6,50
6,50
7,50
8,50
10,50
10,50
12,90
A MIN
5,90
5,90
6,90
7,90
9,90
9,90
12,30
DIM
4040065 /E 12/01
NOTES: A.
B.
C.
D.
All linear dimensions are in millimeters.
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion not to exceed 0,15.
Falls within JEDEC MO-150
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MECHANICAL DATA
MPLC004A – OCTOBER 1994
FN (S-PQCC-J**)
PLASTIC J-LEADED CHIP CARRIER
20 PIN SHOWN
Seating Plane
0.004 (0,10)
0.180 (4,57) MAX
0.120 (3,05)
0.090 (2,29)
D
D1
0.020 (0,51) MIN
3
1
19
0.032 (0,81)
0.026 (0,66)
4
E
18
D2 / E2
E1
D2 / E2
8
14
0.021 (0,53)
0.013 (0,33)
0.007 (0,18) M
0.050 (1,27)
9
13
0.008 (0,20) NOM
D/E
D2 / E2
D1 / E1
NO. OF
PINS
**
MIN
MAX
MIN
MAX
MIN
MAX
20
0.385 (9,78)
0.395 (10,03)
0.350 (8,89)
0.356 (9,04)
0.141 (3,58)
0.169 (4,29)
28
0.485 (12,32)
0.495 (12,57)
0.450 (11,43)
0.456 (11,58)
0.191 (4,85)
0.219 (5,56)
44
0.685 (17,40)
0.695 (17,65)
0.650 (16,51)
0.656 (16,66)
0.291 (7,39)
0.319 (8,10)
52
0.785 (19,94)
0.795 (20,19)
0.750 (19,05)
0.756 (19,20)
0.341 (8,66)
0.369 (9,37)
68
0.985 (25,02)
0.995 (25,27)
0.950 (24,13)
0.958 (24,33)
0.441 (11,20)
0.469 (11,91)
84
1.185 (30,10)
1.195 (30,35)
1.150 (29,21)
1.158 (29,41)
0.541 (13,74)
0.569 (14,45)
4040005 / B 03/95
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-018
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated