Survey
* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
Chap 5. Field-Effect Transistor FET: the current is controlled by an electric field applied perpendicular to the semiconductor surface and to the direction of current. Metal-Oxide-Semiconductor (MOSFET) Metal-Semiconductor FET (MESFET) 1.1 Structure * Two-Terminal MOS structure with S/D grounded (1) apply a negative bias to the gate with respect to the substrate, VG < 0 induce an E-field with direction . Negative charges will exist on top of the gate plate. In Si substrate, the majority HOLEs will move toward SiO2/Si interface due to E-field appliction. E E Holes accumulate near the SiO2/Si interface, “Accumulation” VG > 0 (2) Apply a positive bias to the gate wrs the Si substrate. induce an E-field with direction . Positive charges will exist on top of the metal plate. In Si substrate, the majority HOLEs will repel from SiO2/Si interface and leave negatively charged ions. (depletion) E As VGS , E-field , minority Electrons are attracted to SiO2/Si interface, “Inversion” Threshold Voltage (VTH): defined as the applied gate voltage needed to create an inversion layer in which the charge density = the conc. of majority carriers in Si substrate. In other words, V TH is the gate voltage required to “turn on” the transistor. 1 For nMOS, if VTH >0, enhancement mode; if VTH <0, depletion mode For pMOS, if VTH>0, depletion mode; if VTH >0, enhancement mode, * Transistor Structure For VGS > 0 inversion layer is formed underneath the SiO2/Si interface n- channel region is formed and Connects the n+ source and n+ drain. . If VDS > 0, a current can be generated between S and D. Since the carriers moving in the channel are electrons, the MOSFET is called nMOS. Similary, for PMOS, the carriers moving in the channel are “Holes” n-Si substrate, P+ Source and Drain. (a) if VDS << VGS -VTH, the channel layer is almost constant ID VDS (b) as VDS , the voltage drop across the oxide near the drain the inversion charge density near the drain the incremental conductance at the drain the slope of ID versus VDS (c) As VDS to VDS(sat) = VGS -VTH the inversion charge density near the drain= 0 the conductance at the drain =0 the slope of ID versus VDS =0 (saturation) (a) if VDS > VDS(sat), the point of zero inversion charge moves toward Source electrons enter the channel at the source, travel through the channel toward the drain, and then are injected into the depletion region, where they are swept by the E-field to drain” Saturation” 2 I-V Characteristics If VGS < VTH, “CUT OFF” IF VGS > VTH, “ON”, 2 For VDS < VDS(sat), “Nonsaturation”, I D kn 2VGS VTH VDS VDS where kn WnCox 2L 2 For VDS > VDS(sat), “Saturation” I D kn VGS VTH independent of VDS Note: the geometry, (W, L, or dox) is a variable in the design of MOSFETs *Ckt Symbols and Conventions nMOSFET: enhancement mode: VTH >0, a channel can be formed when VGS > VTH>0 depletion mode: VTH <0, a channel exists even at VGS = 0, so a negative voltage must be applied to th edepletion mode-nMOSFET to turn it off. enhanced mode depletion mode Large signal equivalent ckt . 3 Body Effect If Vsub-source = 0, VTH is a constant. If Vsub-source 0, VTH is dependent on Vsub-sourc by VTH VTHo 2 F VSB 2 F For VSB = 0 V Related to the doping concentration of the substrate Body effect parameter Subthreshold Conduction iD For an ideal MOSFET, ID = 0 when VGS < VTH. In reality, ID 0 as VGS < VTH, and it is called “ subthreshold conduction”. It is significant for IC since it will cause extra “Power” dissipation. Breakdown “Punchthrough” occurs when the drain voltage is large enough for the depletion region around the drain extend completely to the source terminal ID increase rapidly (Breakdown) Table Summary of Important MOSFET equations 4 Common Source Circuit VTHP = -0.8 V, kp = 0.2 mA/V2 VTH = 1 V, kn = 0.1 mA/V2 Solution: (1) Solution: (1) VG (V DD 0) VG (VDD 0) VSG VS VG 5 2.5 2.5 VTH 1V R2 2V R1 R2 MOSFET is " ON" ,VDS ( sat) VSG VTH 2.5 ( 0.8) 1.7V (2) Assume in “Saturation” mode, VGS VG V S 2 0 2 VTH 1V (2) Assume in “Saturation” mode, I D kn VGS VTH , Recall I D 2 I D k p VSG VTH 0.578mA 2 MOSFET is " ON" ,V DS ( sat) VGS VTH 1V VDD VDS RD I D 0.12 1 0.1mA 2 VSD VS VD 5 I D RD 0.655V VDS ( sat) 1.7V " Not" in saturation,"Wrong assumption" (3) Reassume in “Nonsaturation” I D k p 2VSG VTH VSD VSD2 , VSD VDD I D RD I D k p 2 1.75 7.5 I D 5 7.5 I D VDS 3V VDS ( sat) 1V 2 I D 0.515mA,VSD 1.14V VDS ( sat) 1.7V In saturation and I D 0.1mA R2 2.5V R1 R2 " Nonsaturation," Right assumption" A source resistor RS is usually used to stabilize the Q-point of MOSFET against variation in transistor parameters: (L, W, Cox, VTH). VTH = 2 V, kn = 0.1 mA/V2 10 k Solution: (1) VG (VDD 0) R2 5.24V R1 R2 VS I D RS (2) Assume in “Saturation” mode, I D kn VGS VTH 0.1VG VS VTH 2 2 I D 0.15.24 2 I D 2 0.5mA 2 VS 1V ,VGS 4.24V ,VDS ( Sat) VGS VTH 2.24V VDS VDD - I D RD - I D RS 4 2.24 VDS ( Sat) In saturation and I D 0.5mA 5 An enhancement load (VTH > 0 for nMOS and VTH < 0 for pMOS) If an enhancement load device is connected with a MOSFET driver, this circuit can be used as an amplifier or as an inverter. If an enhancement load is connected with G & D shorting VG = VD VGS = VDS VDS > VGS – VTH = VDS(sat) transistor must be in “saturation” if it is on. Solution: (iii) VI = 5 V, VGSD = 5 V, VDSD(sat) = VGSD –VTHD = 5-1 = 4V. If MD is in saturation VDSD> VDSD(sat) = 4V Possibility is “LOW” (ii) Assume in MD “Nonsaturation”, (ML is known in “Sat”) MD and ML are in series, IDD = IDL. IDD=knD[2(VGSD – VTHD) VDSD – VDS2D] = IDL= knL(VGSL – VTHL)2 (iii) VGSD = VI = 5 V, VDSD = VO, VGSL = VDSL =VDD – VO = 5- VO (iii) knD[2(VI – VTHD) VO – VO2] = IDL= knL(VDD – VTHL)2 3 VO2 – 24VO + 8 = 0 VO = 7.65 V (, VO must < 5 V) or 0.349 V VO = 0.349 V = VDSD < 4 V (Right assumption) ID = 133 A (2) if VI = 1.5 V, VGSD = 5 V > VTHD, MD is ON and VDSD(sat) = VGSD - VTHD = 0.5V MD is very possible in “Saturation”, while ML is known in “Sat” (3) IDD= IDL. IDD=knD(VGSD - VTHD)2 = knL(VGSL - VTHL)2 VO = 3.64 V = VDSD > 0.5 V = VDSD(sat), “Right assumption” ID = 12.5 A “1” VI = 5 V, VO = 0.349 V “0” “0” VI = 1.5 V, VO = 3.64 V “1” Depletion Load (VTH < 0 for nMOS and VTH > 0 for pMOS) VGS = 0 > VTH, VTH < 0 transistor ML is always “ON” Solution: (1) VI = 5 V, VGSD = 5 V, VDSD(sat) = VGSD –VTHD = 5-1 = 4V. (i) Assume in MD “Nonsaturation” and ML is in “Sat” MD and ML are in series, IDD = IDL. 5 VO2 - 40VO + 4 = 0 VO = 7.9 V (, VO must < 5 V) or 0.1 V VO = 0.1 V = VDSD < 4 V = VDSD(sat) (Right assumption) 6 IDD = IDL = 40 A Constant-current source Biasing Solution: (3) M2, M3, and M4 form the const-current source! (4) M4 : VG4 = VD4, VDS4 = VGS4 > VGS4 – VTH4 M4 is in “Saturation” (5) M3 : in “Saturation” for the same reason (6) ID3 = ID4 = Iref kn3 (VGS3 - VTH3)2 = kn4(VGS4 - VTH4)2 equation (A) (7) VGS3 +VGS4 = 0 – V- = 5V equation (B) VGS 3 kn 4 5 VTH 4 VTH 3 kn3 k 1 n4 kn3 2.5VS (8) VGS3 = VGS2, assume M2 in “Saturation” IQ= kn2(VGS3 - VTH2)2 =0.225 mA (7) for M1 : ID1 = IQ (assume in Saturation) (9) ID1 = 0.225 = kn1 (VGS1 - VTH1)2 VGS1 = 2.06, VDS2 = VS1 – VS2 = 2.94 > VDS2(sat) (Right assumption) Digital Logic Gate: (1) NMOS Inverter (1) If VI < VTH, M1 is “OFF” ID = 0, VO = VDD. (2) If VI > VTH, M1 is “ON” VO = VDD - ID RD As VI , ID VO (3) VI “0” VO “1” VI “1” VO “0” “Inverter” Power Dissipation Consider the power dissipation in a MOSFET inverter with VDD = 5 V, RD = 10 , VTH = 0.8 V, kn =0.3 A/V2. If VI < VTH =0.8 V, ID = 0, VO = VDD = 5V. Power dissipated in the transistor is “zero”. If VI = VTH =0.8 V, assume M1 is in “Nonsaturation” VO = VDD – knRD[2(VI – VTH)VO – VO2] 3 VO2 –26.2 VO + 5 = 0 VO = 0.195 or 8.54 (, VO must be less than VDD) ID = (VDD - VO)/RD = 0.48 A 7 the power dissipated in the MOSFET is PT = ID VDS = 0.48 x 0.195 = 93.6 mW the power delivered to RD is PRD = I2D RD = 2.34 mW Digital Logic Gate V1 V2 VO 0V 0V “1” 5V 0V “0” 0V 5V “0” 5V 5V “0” Amplifer Consider an NMOS, To get a linear amplification (Vo/Vi : linear), the MSOFET should be biased in saturation mode. vGS = VGSQ (dc component) + vi (ac component) iD = kn(VGS – VTH)2 = kn(VGSQ + vi – VTH)2 = kn[(VGSQ – VTH) + vgs]2 iD = kn(VGSQ – VTH)2+ 2kn(VGSQ – VTH)vi + knvi2 Generally, vi << 2(VGSQ – VTH) vi2 is much smaller and could be neglected iD = kn(VGSQ – VTH)2+ 2kn(VGSQ – VTH)vi IDQ id =2kn(VGSQ – VTH)vgs gmvgs The small-signal drain current transconductance gm : 8 gm i d 2k n (VGS VTH ) 2 k n I DQ k n (W / L) v gs W , L g m Note: 1. With the Q point in the saturation region, the transistor operates as a constant current source that is linearly controlled by vgs. 2. The gm of MOSFETs tends to be small compared to that of BJTs. However, the advantages of MOSFETs are: (A) high input impedance (B) Small size (high packing density) (C) Low power consumption AC equivalent circuit of Common-Source amplifier Example: If R1 and R2 are biased the MOSFET in saturation mode, and the signal frequency is large enough for CC acts as a short circuit, the ac equivalent circuit becomes: vo = -gmvgs (ro // RD) vgs = vi Av = vo/vi = -gm (ro//RD) Ri vi/ii = R1//R2 Ro = vo/io |vi = 0 = ro //RD 9 Source-Follower Amplifier (Output is taken from the source terminal) (1) vo = gmvgs (RS//ro), vi = vgs + vo = vgs [1+gm(RS//ro)] AV vo g ( R // r ) m S o 1 v i 1 g m ( RS // ro ) (2) Rin = R1//R2 (3) Ro = vo/io |vi = 0 vg = 0, vgs = -vS = -vo (4) io vo vo v ( RS // ro ) gm vgs gm vo Ro o 1 // RS // ro gm ( RiS // ro ) ( RiS // ro ) io 1 gm ( RS // ro ) Note: although the voltage gain Av of a source follower < 1, but its output resistance Ro is very small compared to that of a common-source circuit. A small Ro is desired when the circuit is to act as an ideal voltage source a drive a load circuit without suffering loading effects. similar to Emitter-follower Common-Gate configuration (Input: source, gate: grounded) RG is used to prevent the buildup of static charge on the gate. (1) v = g v (R // R ), v = -v , A vo g ( R // R ) o m gs D L gs i V m D L vi gmVgs RD , I g V A Io RD (2) I O i m gs i RD RL I i RD RL (3) Rin Vgs Vi 1 V , Ro x RD I i g mVgs g m I x V 0 i 10 Summary of Three Basic Amplifier Configurations Configuration Voltage gain Current gain Rin Common-Source AV > 1 Source-Follower AV 1 Common-Gate AV > 1 Ai ~ 1 Low (1/gm) Ro Low CMOS Common-Source Amplifier Small-Signal Equivalent Circuit: V A1 V A2 W g m1 2k n' I REF , ro1 , ro 2 I REF I REF L 1 W 2k n' L 1 AV 1 1 V A1 V A2 1 I REF 11 CMOS Common-Gate Amplifier (1) Replacing Q2 with its output resistance ro2 (2) For Q1, the source is not grounded, a current source gm1vbs1 is included, vbs1 = -vi (3) Vgs1 = -vi, vbs1 = -vi (4) For node D1 and D2, vi vo v v 1 gm1 gmb1 vi o Av o gm1 gmb1 ro1 // ro 2 ro1 ro 2 vi ro1 (1) Ri = vi/ii (2) ii =(gm1 + gm2)vi +(vi - vo)/ro1 Ri ro 2 1 1 gm1 gmb1 ro1 lower than that of Common-source amplifier Source Follower 12 (1) vo = gm1vgs1 RS vi = vgs1 + vo = vgs1 [1+gm RS ] v g R AV o m S 1 vi 1 g m RS Determine Ro, vi = 0, apply vx, 1 1 // // ro1 // ro 2 Ro gm1 gm 2 CMOS Inverter (1) vI = VDD “High”, rSDN vDSN iDSN i DSN 0 1 W kn' VDD Vtn L n 13 (2) vI = 0 “Low”, rSDP vDSP iSDP v SDPV DD 1 W kP' VDD VtP L P + VSGP + VGSN The Voltage Transfer Characteristic (VTC) For QN, 1 W iDN kn' vI vTN vo vo2 for vo vI vtN 2 L n 1 W 2 iDN kn' vI vTN for vo vI vtN 2 L n 1 W where kn' kn 2 L n For QP, 1 W iDP k P' VDD vI | vTP |(VDD vo ) (VDD vo )2 for vo vI | vtP | 2 L P 1 W 2 iDP k P' VDD vI | vTP | for vo vI | vtP | 2 L P 1 W where k P' k P 2 L P The CMOS inverter is usually designed to have (i) |VTN| = |VTP| W L P n (ii) kn = kp (that is, kn’(W/L)n = kp’(W/L)p) W p L n 14 Recall Chapter 1, VIL and VIH occur when v o 1 , to determine VIH, we know that QN is in v I “triode” region, QP in “Saturation” region. i DN i DP ,VTN V DD VT v I VT v o in whcih we substitute v I V IH and dv O 1 2 1 2 v o V DD v I VT 2 2 dt 1 to obtain V DD 2 Substituti ng v I V IH , we can get V IH 81 5V DD 2Vt v O V IH Similarly, we can determine V IL by Q N is in " Sat." and Q P is in " Nonsat." V IL 81 3V DD 2Vt The noise margins can now be determined as follows : NM H VOH V IH V DD 81 5V DD 2Vt 81 3V DD 2Vt NM L V IL VOL 81 3V DD 2Vt 0 81 3V DD 2Vt 15 Dynamic Operation To determine the propagation delay of the inverter. Assume a capacitor C (load) is connected between the output of the inverter and ground. Here C represents the sum of the internal capacitors of next stages QN and QP. Assume the circuit is symmetric (i.e., NMOS and PMOS are matched), the rise time and fall time of the output waveform should be equal. (1) C is charged through QP from VDD (vI = 0, QN is OFF) tPLH : is the time required that C is charged from 0 to VDD/2. tPLH Vt 1 3V 4Vt ln DD VDD Vt 2 VDD ' W k P VDD Vt L P 2C (2) C is discharged through QN to ground when vI is high, QP is OFF. tPHL : is the time required for C to discharge from VDD to VDD/2. tPHL Vt 1 3V 4Vt ln DD VDD Vt 2 VDD ' W kn VDD Vt L n 2C 16 We know that in every cycle, ½CVDD2 of energy is dissipated in QN and ½CVDD2 dissipated in QP. So if the inverter is witched at a frequency f the dynamic power dissipated will be PD = f CVDD2. A figure of merit of a particular circuit technology is the “delay-power” product DP = PD tP It is observed that tP, PD, DP ~ constant. MOSFET as an Analog Switch Analog Switch + vO _ An NMOS Analog Switch As vC is low, the MOSFET is OFF, Switch is “open” As vC is high, the MOSFET is ON, Switch is “closed” A CMOS Transmission Gate 17 As the Gate is “Closed” MOSFET High-frequency Model Homework 5.23, 5.38, 5.44, 5.76 18