Survey
* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project
Tsi107™ Host Bridge for PowerPC® Processor Interface • Supports the Motorola MPC603e, MPC7xx, and MPC74xx processors • Supports the IBM PowerPC 603e, and PowerPC 7xx processors • Processor bus frequency up to 133 MHz • 64/32-bit data bus, 32-bit address bus • I/O voltage: 2.5V or 3.3V • SMP support for a second processor • Full memory coherency, integrated arbiter and slave peripheral support Memory Interface • High-bandwidth (32-bit/64-bit) data bus up to 133 MHz • Programmable timing: supports either DRAM (FPM, EDO) or SDRAM • Supports one to eight banks: 4, 16, 64, 128, and/or 256-bit DRAMs/SDRAMs • 1 GB RAM space, 144 MB ROM space • 8, 32, or 64-bit ROM/Flash ROM • 8, 32, or 64-bit general-purpose I/O port: uses ROM controller interface with address strobe • Supports parity, read-modify-write, or error-correcting code (ECC) PCI Interface • Compliant with PCI specification, (revision 2.1) • 32-bit PCI interface — up to 66 MHz • 5.0 V compatible • Read and write buffers to improve PCI performance • Selectable big or little-endian operation • PCI interface acts as host or agent — allows multiple Tsi107s on one PCI bus • Arbiter supports up to five other PCI devices • Two-channel integrated DMA controller • Intelligent Input/Output (I2O) message controller • Doorbell and messaging registers • Inter-Integrated Circuit (I2C) Controller • Embedded Programmable Interrupt Controller (EPIC) • Integrated PCI bus and SDRAM clock generation The Tundra Semiconductor Tsi107 PowerPC Host Bridge provides system interconnect between PowerPC processors, PCI peripherals and local memory. PCI support allows system designers to design systems quickly using peripherals already developed for PCI and the other standard interfaces available in the personal computer hardware environment. The Tsi107 provides many of the other necessities for embedded applications, including a high-performance memory controller and dualprocessor support; two-channel flexible DMA controller; an interrupt controller; an I2O-ready message unit; an inter-integrated circuit controller (I2C); and low-skew clock drivers. The Tsi107 contains an Embedded Programmable Interrupt Controller (EPIC) featuring five hardware interrupts (IRQs), as well as 16 serial interrupts and four timers. The Tsi107 uses an advanced, 2.5V CMOS process technology, and is fully compatible with TTL devices. Block Diagram 32/64-bit Data and 32-bit Address 66-133 MHz Processor Interface Message Unit (I2O) Peripheral Logic Block Memory Data Path DMA Memory Controller Features Central Control Unit Master/ Slave Five IRQs/ 16 Serial Interrupts I2C Data Bus (32/64-bit) with 8-bit Parity or ECC Memory/ ROM/ Port X Control/ Address EPIC Interrupt Controller DLL Timers SDRAM and CPU Clocks PLL IEEE1149.1 Boundry Scan JTAG PCI Interface Arbiter Fan Out Buffers PCI Bus Clocks 80C2000_BK001_02 32-bit, up to 66 MHz PCI Bus (Rev. 2.1) Five Request/ Grant Pairs Multiprocessor and Local Bus Slave Support The Tsi107 supports a programmable interface to microprocessors implementing the PowerPC architecture, operating at bus frequencies up to 133 MHz. The Tsi107 processor interface allows for a variety of system configurations by providing support for a second processor and a local bus slave. Tsi107 Host Bridge for PowerPC® Features (continued) Integrated Memory Controller • Available in commercial temperature range (0 to 105°C junction temperature) • IEEE 1149.1 compliant, JTAG boundaryscan interface • Power management unit • Inter-Integrated Circuit (I2C) Controller • Embedded Programmable Interrupt Controller (EPIC) • Integrated PCI bus and SDRAM clock generation • Available in commercial temperature range (0 to 105°C junction temperature) • IEEE 1149.1 compliant, JTAG boundaryscan interface • Power management unit The memory interface controls processor and PCI interactions to main memory. It supports a variety of programmable DRAM (FPM, EDO), SDRAM, and ROM/Flash ROM configurations. These support timing at speeds of up to 133 MHz. Package Host Bridge Application PCI Bus Support The Tsi107 PCI interface is designed to connect the processor and memory buses to the PCI local bus without the need for “glue” logic. It runs at speeds up to 66 MHz. The Tsi107 acts as either a master or target on the PCI bus and contains a PCI bus arbitration unit which reduces the need for an equivalent external unit. This reduces the total system complexity and cost. Typical Application The Tsi107 can be used in either a system host configuration or as a peripheral device. For system applications where cost, space, and power consumption are critical parameters, the Tsi107 provides a complete solution without sacrificing performance. The Tsi107 is shown below as a host bridge. • 503 pin flip chip plastic ball grid array (FC-PBGA) • Package outline: 33mm x 33mm, pitch 1.27mm PowerPC Microprocessor ROM/ Port X Local Memory Benefits • Proven PowerPC system interconnect solution • Low latency, high performance memory controller • Integrated clock drivers, PCI, and processor bus arbiters reduce system complexity and cost Data Tsi107 PowerPC Host Bridge DRAM/ SDRAM Control Up to 66 MHz PCI Bus Peripheral 1 Peripheral 2 Peripheral 3 PCI to PCI Bridge Design Support Tools Tundra is committed to helping customers minimize their time to market. That’s why we provide one of the highest levels of design support in the industry, including: PCI Bus 80C2000_TA001_02 • • • • Application notes Evaluation boards IC models Hardware and software development tools For more information, see the Tundra website at www.tundra.com/dst. Ordering Information For ordering information, see the Tundra website at www.tundra.com/Tsi107 Tundra Semiconductor Corporation 603 March Road, Ottawa, Ontario, Canada, K2K 2M5 Phone: 613-592-0714 Toll-free: 800-267-7231 Fax: 613-592-1320 Email: [email protected] Document: 80C2000_FB001_04 ©2006 Tundra Semiconductor Corporation All trademarks are property of their respective owners. Information is subject to change without notice.