Download Coordinated Circuit Protection for USB Applications

Survey
yes no Was this document useful for you?
   Thank you for your participation!

* Your assessment is very important for improving the workof artificial intelligence, which forms the content of this project

Document related concepts

History of electric power transmission wikipedia , lookup

Islanding wikipedia , lookup

Current source wikipedia , lookup

Ground (electricity) wikipedia , lookup

Immunity-aware programming wikipedia , lookup

Transistor wikipedia , lookup

Electrical substation wikipedia , lookup

Power over Ethernet wikipedia , lookup

Stray voltage wikipedia , lookup

Switched-mode power supply wikipedia , lookup

Electromagnetic compatibility wikipedia , lookup

Resistive opto-isolator wikipedia , lookup

Rectifier wikipedia , lookup

P–n diode wikipedia , lookup

Voltage optimisation wikipedia , lookup

Protective relay wikipedia , lookup

Buck converter wikipedia , lookup

Alternating current wikipedia , lookup

Mains electricity wikipedia , lookup

Automatic test equipment wikipedia , lookup

Power MOSFET wikipedia , lookup

Power electronics wikipedia , lookup

Semiconductor device wikipedia , lookup

Earthing system wikipedia , lookup

Electrical wiring in the United Kingdom wikipedia , lookup

Opto-isolator wikipedia , lookup

AC adapter wikipedia , lookup

Surge protector wikipedia , lookup

Transcript
A P P L I C AT I O N N OT E
Coordinated Circuit Protection
for USB Applications
solutions for USB applications. This paper gives an overview of
USB 3.0 requirements and presents typical circuit protection
solutions for USB applications. This includes a coordinated
circuit protection approach by TE Connectivity’s TE Circuit
Protection business unit that can help protect USB 3.0
applications from potential damage caused by overcurrent,
overvoltage and electrostatic discharge (ESD) transients. It
also describes TE Circuit Protection’s low-capacitance SESD
(silicon ESD) protection devices, which can help minimize the
impacts to system performance that can result from adding
circuit protect devices to these high-speed data lines.
USB 3.0 vs. 2.0 Requirements
The USB 3.0 protocol provides data transfer rates almost
ten times higher than the previous-generation USB 2.0
version (5Gb/s vs. 480Mb/s), as well as increases power
delivery capabilities by 80% (from 500mA to 900mA). lt
also includes new power management features and new
Introduction
The Universal Serial Bus (USB) protocol has evolved into the
cables and connectors that are backward-compatible with
USB 2.0 devices.
near de facto standard for all types of port-to-port connections,
from personal computing devices to the newest generation of
mobile devices, including ultra-thin smartphones and tablets.
From its inception, the USB 1.1 interface replaced legacy port
connectors and simplified the process of plug and play.
USB 3.0 provides power over two components: a standard
host (A-type connector) and a new type of powering device
(Powered-B connector). A Powered-B connector allows one
USB device to charge another device by supplying current
up to 1.0A. Since overcurrent conditions can affect the power
In 2000, USB 2.0 entered the market with a new High-Speed
(HS) mode that served up to 480Mbit/sec, at the same time
remaining backward-compatible with the Low-Speed (LS)
bus, overcurrent protection is necessary on all power sources
(i.e., hosts, hubs and Powered-B devices). Overcurrent
protection is also required per UL60950.
and Full-Speed (FS) modes of USB 1.1. By 2008, three billion
units of new electronic equipment with USB 2.0 interfaces
had entered the market.
Similar to USB 2.0, all types of USB 3.0 hosts must provide
power. A single-unit load for USB 3.0 is redefined to be 150mA,
an increase from 100mA in USB 2.0. A USB 3.0 host must be
In 2008 the USB 3.0 specification was released. This version
offered full USB 2.0 functionality (HS, FS, LS), plus a new and
separate ultra-high-speed data link called SuperSpeed. It is
able to support up to six units (900mA) per port. In addition,
USB 3.0 hubs may no longer be bus powered. All USB 3.0
hubs must be capable of supporting up to 900mA per port.
estimated that in 2013 more than four billion pieces of new
equipment offer a USB interface.
Additionally, higher-current-capable overcurrent protection
devices are required for systems that support USB charging
Although, the improved data rate, current and power delivery
capability of USB 3.0 means faster system performance, it also
intensifies the need for new and more robust circuit protection
1
and USB 3.0. The USB charger specification utilizes the
same pin-outs as USB 2.0, but allows for even higher current
capability (up to 1.5A per port).
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.
A P P L I C AT I O N N OT E
Finally, USB 3.0 defines a Powered-B connector whose
Overvoltage Protection
principal benefit is enhanced portability. The Powered-B
connector allows for the elimination of USB cables and extra
PolyZen Devices
power supplies. Using a Powered-B connector, a USB device
Placing TE Circuit Protection’s PolyZen device on the power
can now power another USB device. By providing two extra
inputs of all USB-powered devices can help protect against
contacts, the new connector enables a power supplier (with a
damage caused by overvoltage events (Figure 2). PolyZen
Powered-B receptacle) to provide up to 5V +/-10%, 1000mA
technology integrates into a single device a precision Zener
of current to another device (with a Powered-B plug). For
diode and a PolySwitch PPTC device, which are thermally
example, a printer can power up a wireless adapter, thus
bonded. The PolyZen device can be installed on the VBUS
eliminating the need for a wired USB connection.
of the USB input port, the DPWR port of Powered-B plugs
and the barrel jack power port, and VBUS input of USB hub
devices.
Overcurrent Protection
It should be noted that USB 3.0 will not support bus-powered
PolySwitch PPTC Devices
hubs and will only support self-powered hubs. A power
PolySwitch PPTC (polymeric positive temperature coefficient)
source is now needed to power-up all ports of the hub in
devices provide a cost-effective solution for USB overcurrent
USB 3.0 applications. If a DC power connector is used at the
protection in USB 3.0 applications. These devices can be
input to the hub, a circuit protection device may be warranted
used for current limiting in USB 3.0 host applications, USB
to help protect the hub electronics from damage caused
3.0 hub applications, USB charging applications and USB 3.0
by overvoltage events or from an unregulated or incorrect
Powered-B applications.
supply, reverse voltage or voltage transients.
As shown in Figure 1, installing a PolySwitch PPTC device on
the VBUS port of a USB power source limits the current in the
PolyZen Device
event of a short circuit, prevents overcurrent damage caused
by a sudden short circuit downstream, and helps achieve
UL60950 compliance.
PolySwitch Device
VBUS
D+
D-
Host
Controller
SSTX+
VBUS
D+
DSSTX+
SSTXSSRX+
SSRXGND
Device
IC
SSTXSSRX+
SESD Devices
SSRXGND
SESD Devices
Figure 2. A PolyZen device can be installed on the VBUS for device-side USB
protection.
Figure 1. A PolySwitch PPTC device can be installed on the VBUS for host-side
USB protection.
2
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.
A P P L I C AT I O N N OT E
ESD Protection Requirements
The result of an imbalance of electrons between two objects
separated by a dielectric is static electricity. This type of
electrostatic discharge, or ESD, is a well-known phenomenon
that can cause various types of failures in electronic systems.
System failures can be generally classified into two categories:
soft failures (i.e., system upsets) and hard failures (i.e.,
catastrophic damage to a component of the system). ESD
design considerations include:
• Compliance with country-specific government regulations
and to improve product reliability.
• Although modern integrated circuits (ICs) often have
some degree of protection (typically between 500V and
2kV), ESD levels are based on the MIL-STD HBM model
with 1500Ω of resistance. With the MIL-STD model, 2kV
is more similar to the IEC model at 500V, which uses the
high-current application circuit that is tailored for external
ESD protection. This is implemented by the device/circuit
designer on the PCB. The internal ESD protection structure
is designed to provide device-level protection, according
to the HBM JEDEC JESD 22-A115 specification only, which
is
important
for
device-handling
during
development,
production and board assembly. More stringent system-level
protection, according to the IEC61000-4-2 specification, can
be achieved by an external diode tailored to the application.
To achieve a proper system-level ESD protection for USB
applications, the ESD protection device must fulfill several
different requirements. The ESD performance of a transient
voltage suppression (TVS) diode can be ascertained first by
the residual clamping voltage and then by the TVS diode
response in the case of a dedicated ESD strike, according to
IEC61000-4-2.
330-Ω resistor.
ESD-protection components are placed on lines that are
• USB 2.0 defines a transfer rate of 480Mb/sec and
connected to system I/O connectors, which are usually the
USB 3.0 defines a transfer rate of 5Gbit/sec, resulting in
ESD entry points. ESD protection components block and
a fundamental frequency of up to 240MHz and 2.5GHz,
divert the ESD current and clamp the ESD voltage to protect
respectively. For high signal integrity, rise and fall time
the connected ICs.
of the data signal must be very fast. The 3rd, or even
5th, harmonic must be handled without significant
Careful design and placement of ESD protection can not
attenuation. This can be achieved only by a state-of-
only prevent hard failures, but as a secondary effect they can
the-art semiconductor process using the lowest possible
also help limit the number of soft failures by reducing ESD
parasitic effects and fastest semiconductor switching
field coupling as the current is diverted away from sensitive
times. The drawback of miniaturized semiconductor
circuits.
structures is the weakness of overvoltage caused by an
ESD strike. Adding internal ESD protection can cause
TE Circuit Protection’s SESD devices can be placed at the
parasitic effects (parasitic capacitance) and can result in
USB power source in USB designs (Figure 3). The SESD series
space and cost issues.
includes 0402- and 0201- sized devices that have industryleading, ultra-low capacitance of 0.10pF for bi-directional
SESD Devices
A very cost-effective solution for ESD protection in USB
2.0/3.0 applications is to combine an internal ESD protection
structure (integrated in the USB transceiver) with a robust,
devices and 0.20pF for uni-directional devices. They also
exhibit low insertion loss that helps provide signal integrity
for ultra-high-speed data signals. The single-channel SESD
devices provide robust ESD protection with industry-best
20kV contact and air discharge rating per the IEC61000-4-2
standard.
3
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.
A P P L I C AT I O N N OT E
ESD Protection Parameters
Figure 5 provides a characteristic waveform of a unidirectional
USB 3.0 Connector
DGND
ESD protection device.
D+
SSTX-
I
USB 3.0
Controller IC
SSTX+
IPP
Slope: 1/Rd
GND
SSRXSSRX+
VCL
IRM
Figure 3. A 4- and 2-channel SESD array in a typical USB 3.0 circuit.
VRM
VF
VBR
V
TVS Diodes
IF
Transient Voltage Suppression, or TVS, components are often
the preferred choice for ESD protection due to their currentand voltage-handling capabilities and their minimal loading
Figure 5. Voltage current characteristics of a TVS diode.
on signals.
The following list provides details of ESD protection device
TVS diodes are used in parallel with the protected circuit.
Under normal operating conditions, TVS diodes present high
impedance to the protected circuit, but during an ESD event
they can provide a low-impedance shunt path for the ESD
parameters.
• VF : Forward voltage drop across the ESD protection device
• VRM : Maximum reverse working voltage of the diode
current-to-ground. They can then return to their original
• VBR : Breakdown voltage defined at IR = -1mA
high-impedance state as soon as the overvoltage condition
• VCL : Clamping voltage
is removed.
• IPP : Maximum peak current
Figure 4 shows a typical ESD protection scheme in which a
• RDYN : Dynamic resistance
TVS device is used to protect an IC. When ESD reaches the
Important parameters to consider when designing ESD
protected line, the TVS diode triggers and clamps the voltage
protection are covered in the following sections.
to its clamping voltage (VCL) and diverts most of the internal
ESD current (IESD) to ground. However, some portion of the
current continues to flow into the protected IC. This is called
Clamping Voltage
the residual current (IR). VCL and IR, as related to the input
When selecting an ESD protection device, designers should
impedance of the IC, determine the stress seen by the IC.
consider clamping voltage as one of the key parameters on
the datasheet. During any ESD event, the protection device
ESD
IESD
USB
xceiver
IR
will clamp at its specified clamping voltage and shunt most of
the peak pulse current (caused due to the event) to ground
to protect the device IC from damage. Most of this clamping
External ESD
Protection Diode
(15kV)
ITVS
VCL
Internal ESD
Protection Diode
(500 - 2kV)
voltage is what the protected IC is exposed to. (Ideally this
would be all of the voltage, considering there are no discrete
elements or parasitic inductances or capacitances between
the protection diode and the protected IC.)
Figure 4. Typical ESD protection scheme.
4
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.
A P P L I C AT I O N N OT E
Even with most of the peak pulse current shunted to ground,
residual current will still flow into the protected IC. Thus, the
peak pulse during in an ESD event is a combination of the
shunted current through the ESD protection device and the
residual current flowing into the protected IC. As a result,
more shunted current through the ESD device will mean
less residual current in the protected IC. The power that the
protected IC is exposed to during the ESD event depends
Signal Integrity
One of the biggest design challenges for ultra-high-speed
data transmission systems is ensuring a certain level of signal
integrity for a receiver. It is important to achieve a low bit error
rate for high signal integrity (a bit error rate of 1E-12 is typical
for USB 3.0 SuperSpeed). Signal integrity is characterized by
the eye diagram.
upon the clamping voltage of the ESD protection device and
the residual current.
In an ideal system without limitations in bandwidth the eye
diagram would be completely open. In an actual system,
Lower clamping voltage and lower residual current would
the signal rise time/fall time is limited by the TX and the
therefore mean lower joule heating of the protected IC.
RX impedance (90Ω differential) in combination with all
Clamping voltage is usually determined by following equation:
parasitic capacitance at TX side and RX side. These parasitic
capacitances are inside the USB 3.0 transceiver and/or
VCL = VBR + IResidual (Residual current through protected IC) * RDYN
externally on the PCB.
It is important for designers to note that every datasheet must
External parasitics can be caused by unmatched PCB lines,
be scrutinized thoroughly to understand the test methods
the USB 3.0 connector or other shunt capacitors. Therefore
used for determining the clamping voltage. It has become
it is mandatory to keep these additional shunt capacitors as
almost an industry standard to publish clamping voltage on
small as possible. The low-pass frequency response of the USB
the datasheet based on either an 8/20 microsecond surge
3.0 cable must be taken in to account as well. To compensate
or an 8kV ESD surge. The 8/20 microsecond surge has an 8
the attenuation of the high frequency content, the signal is
microsecond rise time (from 10% to 90% of its peak value),
tuned by a dedicated equalization on TX and on RX side.
and a 20 microsecond decay time (to 50% of its peak value).
An 8/20 microsecond surge current rating of 1A or higher is
Employing both of these measures can help speed up the
often published on datasheets.
signal at the rising and the falling edge, which results in a
more open eye diagram (i.e., improved signal integrity).
An ESD pulse will have a rise time of less than 1nS and a
duration of less than 100nS, with a peak current of 30A as
For a proper signal integrity performance, the capacitance of
designated in IEC 61000-4-2 level 4. The 8/20µS waveform is
the diodes must be very low and the diode must provide a
designated per IEC 61000-4-4 and is intended for high-power
high level of ESD protection.
surge events such as inductive kick or lightning surges.
Therefore, an ESD protection diode that shows clamping a
voltage of 9V at (8/20µS) may show a clamping voltage of
more than 50V under ESD testing. With little knowledge of
this fact a designer might end up selecting an ESD protection
device by merely looking at the lowest clamping voltage value
on the datasheet. So, when comparing different clamping
voltages a designer must bear in mind which test setup was
used to determine the value.
5
Eye Diagrams
It is commonly understood when viewing eye diagrams that
a great deal can be easily inferred about the degradation
ESD protection devices are causing to the electrical quality
of a high-speed digital signal. However, for a subset of a data
channel, namely the contributions to degradation from a
passive TVS device, this “great deal” of information may be
helpful, meaningless or even misleading.
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.
A P P L I C AT I O N N OT E
An eye diagram is produced by repetitively sampling a digital
For a first-pass evaluation of a TVS device, an insertion loss
signal on an oscilloscope’s vertical axis while triggering the
plot showing <0.5dB at 2.5GHz is an excellent indicator of
horizontal sweep with the data rate. The resulting pattern
suitability for use in a USB 3.0 system. Discerning designers
looks like an eye. The larger the eye the better the data signal
will pursue this further with more details on differential
integrity. The excellent eye diagram performance of TE Circuit
insertion loss, crosstalk and other metrics specific to their
Protection’s 0.2pF SESD array device operating at 2.5GHz is
particular implementation environment.
shown in Figure 6.
Insertion loss plots suggest at an instant the passive and
reciprocal effect of the device on signals at all frequencies
of interest. If an insertion loss plot shows -6dB at a given
frequency, then any signal at that frequency sent through
that channel will appear on the other end at about half its
original level.
The graph in Figure 7 shows insertion loss for 0.2 pf SESD unidirectional and 0.1pF SESD bi-directional devices. As shown,
the insertion loss is negligible at 2.5GHz.
Insertion loss data for SESD unidirectional and bidirectional devices
0.0E+00
Figure 6. Eye pattern of TE’s SESD10004Q4UG-0020-090 4-channel array for
USB 3.0.
Unlike an eye diagram, the insertion loss plot is created by
4.0E+09
6.0E+09
8.0E+09
1.0E+10
1.2E+10
-1
Magnitude
(dB)
Insertion Loss
2.0E+09
-3
SESD0201X1UN-0020-090
SESD0201X1BN-0010-098
reference Network Analyzer test equipment rather than
an arbitrary PHY (chipset). A reference test board must be
used that has dedicated launches (such as coaxial RF SMA
-5
Frequency
(Hz)
connectors) for input and output. It is extremely difficult to
achieve this in an actual system board terminated by a PHY
Figure 7. Insertion loss data for SESD unidirectional and bidirectional devices.
on one end and a USB connector on the other, so these
measurements are done by TVS vendors on a reference fixture
or evaluation PCB, resulting in the different perspective for
eye diagrams and insertion loss plots.
Coordinated Circuit Protection
The eye diagram is an extraordinary combination of active
A coordinated protection scheme can be used to help enhance
deviations, passive parasitics and dynamic effects for an entire
protection
data channel, end-to-end. For selection of a single passive
transients in USB applications. Figures 8a and 8b illustrate the
component within that channel, insertion loss characterization
circuit protection devices that are suitable for USB 2.0 and
reveals the primary relevant contributions of parasitic effects
USB 3.0 connector designs.
against
high-current,
high-voltage
and
ESD
on the channel for that device.
6
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.
A P P L I C AT I O N N OT E
In TE Circuit Protection’s approach to a coordinated design,
to eliminate the need for significant heat sinking. And for
PolySwitch
ESD
PPTC
overcurrent
protection
devices
help
protection,
SESD
devices
help
provide
ultra-low
designers meet the new high-current requirements of the
capacitance (0.10pF and 0.20pF) required for high-speed
USB 3.0 specification while offering a simple, space-saving
data transmission applications and are available in the
solution. For overvoltage protection, PolyZen devices offer
industry’s smallest form factors.
the simplicity of a traditional clamping diode while helping
USB 2.0 Host
USB 2.0 Device
USB 2.0 Controller/
Transceiver Chipset
PolySwitch
Device
PolyZen Device
USB 2.0 Host
Controller
VBUS
VBUS
VBUS
D+ }480
GND
GND
From
USB 2.0 Host
Controller
SESD
D+
D–
GND
Chassis
Device
IC
D– Mbps
SESD
SESD
SESD
GND
SESD
D+
D–
Chassis
Figure 8a. TE’s coordinated protection approach for USB 2.0.
ESD
SESD
ESD
SESD
ESD
SESD
ESD
SESD
5,000
Mbps
SESD
SESD
SESD
ESD
SESD
}
SESD
480
Mbps
SESD
VBUS
D+
D–
SSTX+
SSTX–
SSRX+
SSRX–
GND
PolyZen Device
}
Host
Controller
SESD
PolySwitch
Device
VBUS
D+
D–
SSTX+
SSTX–
SSRX+
SSRX–
GND
USB 3.0 Device
From
USB 3.0 Host
Controller
ESD
SESD
USB 3.0 Host
Device
IC
Figure 8b. TE’s coordinated circuit protection approach for USB 3.0.
Summary
TE Circuit Protection offers a coordinated circuit protection
eye diagrams and insertion loss resulting from SESD device
in USB applications that can help designers meet stringent
testing demonstrate their extremely low impact on logic
protection requirements. In addition to offering PolySwitch
levels and negligible signal-distortion impact, which is a
overcurrent and PolyZen overvoltage protection devices,
major consideration in sensitive electronics. With industry-
the company’s SESD devices provide robust performance
leading ultra-low capacitance, SESD devices can help design
in USB designs by providing very low clamping voltage
engineers optimize their design, board space while also
and lower dynamic resistance than similar solutions. The
helping to minimize design risks.
7
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.
A P P L I C AT I O N N OT E
Device Recommendations
TE Circuit Protection recommends the following circuit protection devices for USB protection (Table 1 and Table 2).
Recommended Parts
Ganged Ports per PolySwitch Device
USB Host Protocol
Max allowed
current per port
1
2
3
4
USB 1.0 or 2.0
0.5A
nanoSMDC075F
miniSMDC160F
miniSMDC200F
miniSMDC260F
USB 3.0
0.9A
nanoSMDC150F
miniSMDC260F
N/A
N/A
USB Charging
Enabled Port
1.5A
miniSMDC260F
N/A
N/A
N/A
TE Connectivity recommends placing overvoltage protection devices on all USB-powered equipment, specifically on the VBUS port, as shown in
the following table.
USB VBUS Overvoltage Protection Recommendations
USB 2.0
USB 3.0
USB Charging
Notes
PolyZen Device
ZEN056V130A24LS
PolyZen Device
ZEN056V130A24LS
PolyZen Device
ZEN056V230A24LS
Lower Voltage
Clamping
PolyZen Device
ZEN059V130A24LS
PolyZen Device
ZEN059V130A24LS
NA
Lower Voltage and
Low Power Consumption
in Suspend Mode
PolyZen Device
ZEN065V130A24LS
PolyZen Device
ZEN065V130A24LS
PolyZen Device
ZEN065V230A16LS
Lower Leakage
Current
Table 1. Recommended PolySwitch and PolyZen devices for USB protection.
Silicon ESD Packages
Dimensions (mm)
Technology
pF / kV contact
0402
1-Ch Bi-Di
0402
1-Ch Uni-Di
0201
1-Ch Bi-Di
0201
1-Ch Uni-Di
0402 2-Ch
Flow-Through
2-Ch
Flow-Through
Array
4-Ch
Flow-Through
Mini-Array
6-Ch
Flow-Through
Array
1.0 x 0.6 x 0.38
1.0 x 0.6 x 0.38
0.6 x 0.3 x 0.31
0.6 x 0.3 x 0.31
1.0 x 0.6 x 0.38
2.5 x 1.0 x 0.38
(0.5mm pitch)
2.0 x 0.6 x 0.38
(0.4mm pitch)
2.8 x 0.8 x 0.38
(0.4mm pitch)
SESD (Bi-Di)
SESD (Uni-Di)
SESD (Bi-Di)
SESD (Uni-Di)
0.10pF / 20kV
0.20pF / 20kV
0.10pF / 20kV
0.20pF / 20kV
IEEE61000-4-5
8/20µS Lightning
2Amp
Leakage Current
Applications
50 nanoAmp (Typ)
Ultra-High-Speed Digital (HDMI 3.0, Thunderbolt, DisplayPort, V-by-One HS, LVDS)
Production
Yes
Single-Channel Protection
2-Channel
4-Channel
6-Channel
Table 2. Recommended SESD devices for USB protection.
te.com
© 2014 Tyco Electronics Corporation, a TE Connectivity Ltd. company. All Rights Reserved.
1-1773729-4 02/2014
PolySwitch, PolyZen, TE Connectivity, TE connectivity (Logo) and TE (logo) are trademarks. Other logos,
product and/or company names might be trademarks of their respective owners.
While TE has made every reasonable effort to ensure the accuracy of the information in this brochure, TE does not guarantee that it is
error-free, nor does TE make any other representation, warranty or guarantee that the information is accurate, correct, reliable or current. TE
reserves the right to make any adjustments to the information contained herein at any time without notice. TE expressly disclaims all implied
warranties regarding the information contained herein, including, but not limited to, any implied warranties of merchantability or fitness for a
particular purpose. The dimensions in this catalog are for reference purposes only and are subject to change without notice. Specifications
are subject to change without notice. Consult TE for the latest dimensions and design specifications.
www.circuitprotection.com
© 2014 Tyco Electronics Corporation. All Rights Reserved. | TE Connectivity, TE connectivity (logo) and TE (logo) are trademarks. Other products, logos and company names mentioned herein may be trademarks of their respective owners.