Download Semiconductor Process Technology

Document related concepts

Institution of Engineering and Technology wikipedia , lookup

Anastasios Venetsanopoulos wikipedia , lookup

Electrical engineering wikipedia , lookup

Electronic engineering wikipedia , lookup

Transcript
io 1
Lecture
Introduction to IC Fabrication
School of Microelectronic Engineering
HISTORY
School of Microelectronic Engineering
What is Semiconductor Process Technology?
 The technology to produce IC microchips
 IC chips are the backbone of the computer industry and have spurred
related technologies such as software and internet
`
 Every product of the information age is an offspring of IC technology
 IC chips increasingly control functions in cars, TVs, VCRs, cameras,
mobile phones, toys, etc.
 The current technology is as a result of years of research and
development, taken many thousands of scientists, engineers and
technicians.
School of Microelectronic Engineering
The Evolution of IC
`
School of Microelectronic Engineering
First Transistor, Bell Lab 1947
John Bardeen and Walter Brattain, demonstrated
a solid state device made from germanium. They
observed that when electrical signals were applied
to contacts on germanium, the output power was
larger than the input. These results were published
In 1948.
William Shockley, found out how the bipolar transistor
functioned and published the theory in 1949.
Three of them shared the Nobel Prize in physics in
1956,
School of Microelectronic Engineering
First Transistor and Its Inventors
`
School of Microelectronic Engineering
 Semiconductor industry developed rapidly and germanium based
transistor quickly replaced vacuum tubes in electronics equipment
due to:
 smaller size
 lower power consumption
 lower operating temperature
 quicker response time
 Single crystal silicon and germanium based devices introduced in
1950 and 1952 respectively (better defect control, hence higher yield).
School of Microelectronic Engineering
 Shockley left Bell Labs in 1956, to start his own lab in San Francisco Bay,
California. Nowadays known as Silicon Valley. His lab has attracted
talented scientist such as Robert Noyce and Gordon Moore.
 Gordon Moore and Robert Noyce left Shockley in 1957 to start Fairchild
Semiconductor.
School of Microelectronic Engineering
First IC Device by Jack Kilby, Texas Instruments
1958
1st fabricated by Bell Labs in 1958. Jack Kilby
demonstrated functional IC, fabricated on
germanium strip consists of;
 one transistor
 one capacitor
 3 resistors
`
School of Microelectronic Engineering
First Silicon IC Chip by Robert Noyce, Fairchild
Camera, 1961
Fairchild Semiconductor produced the 1st commercial
ICs in 1961. This IC consists of only 4 transistors sold
for USD 150 a piece.
`
NASA was the main customer.
In 1968, Robert Noyce cofounded Intel Corp. with
Andrew Groove and Gordon Moore.
School of Microelectronic Engineering
Moore’s Law
`
School of Microelectronic Engineering
Moore’s Law, Intel Product
`
School of Microelectronic Engineering
IC Integration Scale
`
School of Microelectronic Engineering
Feature Size and Wafer Size
`
School of Microelectronic Engineering
Road Map Semiconductor Industry
`
School of Microelectronic Engineering
Limit of IC Size
Is there a limit for the minimum feature size?
`
School of Microelectronic Engineering
Limit of IC Device
`
School of Microelectronic Engineering
IC Product Category
`
School of Microelectronic Engineering
`
OVERVIEW ON IC MANUFACTURING
School of Microelectronic Engineering
IC Manufacturing
 A very complicated process, involves;
 Circuit design
 Manufacturing material
 Clean room technology, processing, equipment
 Wafer processing technology
 Die testing
 Chip packaging and final test
`
School of Microelectronic Engineering
IC Manufacturing Flow
Design
Mask info to MASK-SHOP + GDSII file
Mask making
Generate runcard
Wafer Preparation
Front-end Processes (individual transistor)
Deposition
Oxidation
Diffusion
Photolithography
Etch (wet and dry)
Implantation
School of Microelectronic Engineering
 Backend Process





Deposition (oxide, nitride etc)
Metalization
Rapid Thermal Process
Lithography & Etch
 Test (Parametric and Functional)
 Packaging
 Final Test
IC Manufacturing Processes
School of Microelectronic Engineering
IC Manufacturing Processes
School of Microelectronic Engineering
IC Design: Idea to Design Synthesis
`
School of Microelectronic Engineering
IC Design: Architecture to Layout
`
School of Microelectronic Engineering
 Architectural Design – Defines the application operating system and
devides modules for system.
EEPROM Design Layout
GND
A2
Control Logic (Master)
A1
A0
`
Charge Pump
Dec Y
E/W
circuit
Decoder Xe
16K-bits Memory Cell
E/W
circuit
Decoder Xr
SDA
School of Microelectronic Engineering
SCL
Timer
WP
VCC
 Logic Design – Puts logic units such as adders, gates, inverters and
registers into each module and run subroutines in each module .
 Circuit / Transistor Design – Individual transistors are laid out in each
logic unit.
 Layout – To transfer from schematic to layout
VDD
S
pMOS
D
VIN
VOUT
D
nMOS
S
VSS
School of Microelectronic Engineering
IC Design: Design Flow
`
School of Microelectronic Engineering
Wafer Fabrication: From Design to Wafer
`
School of Microelectronic Engineering
IC Design: 1st IC
1st IC design by hand (Jack Kilby)
Currently, hundreds of designers work
on single product to design, validate
and lay outed will take several months
to complete with the help of CAD
tools.
Main considerations;
 performance
 die size
 design time and cost
 testability
School of Microelectronic Engineering
`
IC Design: State of The Art IC
CMOS Inverter - basic building block of digital MOS design
Layout
Cross section
School of Microelectronic Engineering
IC Design: Layout and Mask s of CMOS Inverter
School of Microelectronic Engineering
Mask / Reticle
 After IC design is completed, generated layout image is printed on a
piece of quartz glass coated with a layer of chromium.
 A laser beam projects the layout image onto the photoresist coated
chrome glass surface.
 Photon change the chemistry of the exposed photoresist via a photo
chemical reaction, and later dissolved in a base developer solution.
 A pattern etching removes the chromium at the exposed area.
 Therefore, it transfers the image of the IC layout to the quartz glass.
 This is done at mask shop
School of Microelectronic Engineering
Mask / Reticle
 Mask – Covers the whole wafer, used in projection, proximity and contact
lithography technique.
 Reticle – Covers only part of the wafer, employed in step and repeat
lithography technique.
MASK
School of Microelectronic Engineering
RETICLE
Typical Wafer Fabrication Process Flow
 Around 500 process steps to complete IC fabrication
 Involves 20 masking steps
School of Microelectronic Engineering
OVERVIEW ON WAFER FABRICATION
School of Microelectronic Engineering
Wafer Fabrication
Objectives
School of Microelectronic Engineering
Why Yield Is Important?
School of Microelectronic Engineering
Wafer Yield
 The ratio between number of good wafers after finishing all the process
steps, and total number of starting wafers .
School of Microelectronic Engineering
Die Yield
 The ratio between number of good dies per total of dies on the tested
wafer after functional probe test.
School of Microelectronic Engineering
Packaging Yield
 The ratio between number of good chips after finishing all the packaging
steps, and total of chips packaged.
School of Microelectronic Engineering
Overall Yield
Wafer yield depends mainly on processing and wafer handling.
 Careless handling and robot malfunction could break wafers
 Faulty process such as misaligned during lithography, large amount of
particles, poor process uniformity, etc can also ruin wafers.
School of Microelectronic Engineering
How Does Fab Make Money
School of Microelectronic Engineering
How Does Fab Make (Loss) Money
School of Microelectronic Engineering
Defects and Yield
 Y – overall yield
 D – defect density (minimum level determined by facilities)
 A – chip area (die size)
 n – number of processing steps
School of Microelectronic Engineering
Yield and Die Size
School of Microelectronic Engineering
Yield Curve
School of Microelectronic Engineering
Typical Production Wafer
School of Microelectronic Engineering
Typical Production Wafer
School of Microelectronic Engineering
Why Cleanroom ?
School of Microelectronic Engineering
Cleanroom
School of Microelectronic Engineering
Cleanroom Class
School of Microelectronic Engineering
Cleanroom Class
School of Microelectronic Engineering
Cleanroom Class (Definition of Airborne
Particulate)
School of Microelectronic Engineering
Effect of Particles on Mask
School of Microelectronic Engineering
Effect of Particles on Wafer
School of Microelectronic Engineering
Cleanroom Structure
Main features;
 raised floor
 laminar air flow
 HEPA filters
 higher pressure
 controlled humidity
and temperature
School of Microelectronic Engineering
Gowning Area
School of Microelectronic Engineering
Typical Wafer Process Flow
School of Microelectronic Engineering
Typical Wafer Process Flow
School of Microelectronic Engineering
Typical Process Bay
School of Microelectronic Engineering
Wafer Test
 Parametric Test (Wafer Acceptance Test Data)
 Functional Test (Die Yield)
School of Microelectronic Engineering
Device Specifications (Transistor)
School of Microelectronic Engineering
Device Specifications (Resistance)
School of Microelectronic Engineering
Parametric Test Result (WAT Data)
School of Microelectronic Engineering
Functional Test
School of Microelectronic Engineering
Packaging
4 Main Purposes;
 to provide physical protection for the IC chip
 to provide a barrier layer against chemical impurities and moisture
 to connect the IC chip to the electrical circuit board
 to dissipate heat generated during chip operations
School of Microelectronic Engineering
Main Packaging Steps
 Wafers coated with protective layers on the surface, mechanically
polished on the wafer backside to reduce thickness (600 to 300 um)
 A thin layer of gold is coated at the wafer backside
 Protective layer at the wafer surface is removed, and wafer backside
is taped to on a solid frame. Then wafer sawing process.
 Die sorting (to pick up good dies)
 Die attach (to attach good dies to a packaging socket)
 Wire bonding
School of Microelectronic Engineering
Chip Bond Structure
School of Microelectronic Engineering
Wire Bonding
School of Microelectronic Engineering
Wire Bonding
School of Microelectronic Engineering
IC with Bonding Pads
School of Microelectronic Engineering
IC Chip Packaging
School of Microelectronic Engineering
Chip with Bumps
School of Microelectronic Engineering
Flip Chip Packaging
School of Microelectronic Engineering
Bump Contact
School of Microelectronic Engineering
Heating and Bumps Melt
School of Microelectronic Engineering
Molding Cavity for Plastic Packaging
School of Microelectronic Engineering
Ceramic Seal
School of Microelectronic Engineering